Claims
- 1. A photomask for semiconductor photolithography processing comprising:a plurality of device areas; a plurality of scribe lines separating the plurality of device areas; and, one or more verification patterns integrated into the plurality of scribe lines for at least one of process window and optical proximity correction (OPC) verification purposes, wherein each verification pattern comprises a complete representative memory cell of memory cell within the plurality of device areas.
- 2. The photomask of claim 1, wherein the one or more verification patterns further comprises one or more process window verification patterns for process window verification purposes when switching between fabrication equipment.
- 3. The photomask of claim 2, wherein the one or more process window verification patterns further comprises one or more patterns selected from the group essentially consisting of: a wide photoresist-spacing verification pattern, a polysilicon end cap verification pattern, an island and line verification pattern, a line-end shortening (LES) pattern, a corner rounding pattern, an isolated-dense proximity pattern, and an isolated feature depth of focus reduction pattern.
- 4. The photomask of claim 1, wherein the one or more verification patterns further comprises one or more OPC verification patterns.
- 5. The photomask of claim 4, wherein the one or more OPC verification patterns comprises a line-end shortening (LES) OPC verification pattern, having at least one of a serif and a hammerhead.
- 6. The photomask of claim 4, wherein the one or more OPC verification patterns comprises a corner rounding OPC verification pattern, having at least one of a positive serif and a negative serif.
- 7. The photomask of claim 1, wherein the complete representative memory cell of each verification pattern is a static random access memory (SRAM) cell.
- 8. The photomask of claim 1, wherein the complete representative memory cell of each verification pattern is a dynamic random access memory (DRAM) cell.
- 9. A method for producing a photomask comprising:creating a plurality of scribe lines on the photomask to define a plurality of device areas on the photomask; and, creating one or more verification patterns into the plurality of scribe lines on the photomask, each verification pattern comprising a complete representative memory cell of memory cells within the plurality of device areas.
- 10. The method of claim 9, further comprising creating a plurality of device masks on the plurality of device areas on the photomask.
- 11. The method of claim 9, wherein the one or more verification patterns further comprises one or more photo effect process window verification patterns.
- 12. The method of claim 9, wherein the one or more verification patterns further comprises one or more electrical test process window verification patterns.
- 13. The method of claim 9, wherein the one or more verification patterns further comprises at least one of a line-end shortening (LES) optical proximity correction (OPC) verification pattern and a corner rounding OPC verification pattern.
- 14. The method of claim 9, wherein the one or more verification patterns further comprises one or more scattering bars (SB's) to compensate for at least one of isolated-dense proximity effect and isolated-feature depth of focus reduction.
- 15. The method of claim 9, wherein the one or more verification patterns further comprises one or more anti-scattering bars (ASB's) to compensate for at least one of isolated-dense proximity effect and isolated-feature depth of focus reduction.
RELATED APPLICATIONS
This is a continuation-in-part (CIP) application of U.S. patent application Ser. No. 09/941,538, filed Aug. 29, 2001 now U.S Pat. No. 6,602,642.
US Referenced Citations (4)
| Number |
Name |
Date |
Kind |
|
5902703 |
Leroux et al. |
May 1999 |
A |
|
5962173 |
Leroux et al. |
Oct 1999 |
A |
|
6063531 |
Singh et al. |
May 2000 |
A |
|
6553559 |
Liebmann et al. |
Apr 2003 |
B2 |
Non-Patent Literature Citations (1)
| Entry |
| S.R.Wilson et al.;“Multilevel metallization test vehicle”; Hbk of Multilevel metallization for Integrated circuits; Wilson et al. (eds); Noyes (1993); pp 648-686. |
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
09/941538 |
Aug 2001 |
US |
| Child |
10/144476 |
|
US |