The present invention relates to the field of semiconductor fabrication, and more particularly to vertical transistors and other raised structures of a semiconductor device that are formed by controlled selective epitaxial growth.
The storage capacity of a memory chip is dependent on the number of memory cells in the chip. High density dynamic random access memory (DRAMs) cells are comprised of two main components, a field-effect transistor (FET) and a storage capacitor. In DRAM fabrication, there is a continuing need to provide higher density memories in order to further increase data storage capacity.
Increasing circuit density in DRAM fabrication requires a reduction in the size of the FETs and storage capacitors of memory cells. As a solution to this problem, trench capacitors, vertically stacked capacitors, elevated source and drain structures, and other improved structures have been developed which require less surface area. However, photolithographic processing limits the minimal size of the feature and the resulting device that can be formed. Thus, the density of storage cells of a memory array has been limited by the resolution capability of the available photolithographic equipment.
Therefore, there is a need for a semiconductor fabrication technique to provide high density memory structures that can be fabricated without the limitations of photolithographic processing steps.
The present invention relates to elevated structures such as transistors and raised source/drain regions formed on a semiconductor substrate by controlled growth of epitaxial layers and methods for forming such structures.
The invention utilizes selective epitaxial growth (SEG) to form vertically oriented structures on semiconductor substrates. Crystal growth by SEG along a select facet to form a vertically oriented structure cannot be controlled by varying the growth conditions due to the existence of facets on the crystal having different orientations i.e., (100), (110), (111). However, such control is needed to achieve vertically oriented epitaxial growth and eliminate lateral or horizontal growth that can short circuit closely positioned adjacent devices. The present method employs insulative spacers formed over the sidewalls of the epitaxial layers to eliminate unwanted lateral growth and control the growth of the epitaxial film.
In one aspect, the present invention provides a method for forming a vertical structure on a semiconductor substrate by selective epitaxial growth. An exemplary semiconductive substrate comprises monocrystalline silicon having a (100) orientation.
In one embodiment of the method of the invention, a vertical structure can be formed on a semiconductive substrate. The method involves selectively growing a first epitaxial layer of monocrystalline silicon on the surface of the substrate. Prior to the SEG step, it is desirable to remove oxide from the area on the substrate where the structure is to be formed, for example, by a dry oxide etch. The semiconductive substrate is exposed to a silicon-comprising gas in an epitaxial (epi) growth chamber for a time and under conditions effective to form an epitaxial layer of monocrystalline silicon having a faceted surface. The epitaxial layer comprises a single silicon crystal having vertically oriented sidewalls and a top horizontal surface, preferably defining a facet having a (100) plane orientation.
Upon forming the initial epitaxial layer on the surface of the substrate, a thin film of insulative material is formed over the epitaxial layer. Preferably, the insulation layer is formed by rapid thermal annealing, i.e., rapid thermal oxidation (RTO) to form an oxide film, or by rapid thermal nitridation (RTN) to form a nitride film. A portion of the insulative layer is then removed, preferably by reactive ion etching (RIE), to expose only the top (horizontal) surface of the epitaxial layer, with the insulative material remaining along the sidewalls as a spacer. A second epitaxial layer of monocrystalline silicon is grown by SEG on the exposed horizontal surface of the initial epitaxial layer. A thin insulative film is then formed over the second epitaxial layer. Further epitaxial layers can be similarly added to increase the height of the structure as desired, by repeating the foregoing steps.
The resultant vertically-oriented structure comprises multiple epitaxial layers having insulated sidewalls, with the uppermost layer having an insulated top surface. The structure can function, for example, as a vertical gate or word line of a DRAM cell, in which case it is preferred that the semiconductive substrate underlying the structure is lightly doped with a conductivity enhancing material. Source/drain regions can be formed adjacent to the structure by conventional methods, or as an elevated structure by the method of the invention, as described below.
In another embodiment of the method of the invention, a vertical structure of a desired height can be formed adjacent to an existing transistor gate or word line on a substrate. The gate or word line-can be formed by the method of the invention, or by conventional methods known in the art. In forming vertical source/drain structures, the structures comprise a sufficient amount of a conductivity enhancing dopant to effectively provide the source and drain regions. The doping step can be performed during one or more SEG steps by flowing a silicon-comprising gas combined with a conductivity enhancing dopant onto the substrate, or after the structures have been formed by ion implantation.
According to another embodiment of the method of the invention, a plurality of elevated transistors can be formed on a substrate so as to define an array of transistors. The transistors can be isolated by areas of insulative material, such as shallow trench isolation regions comprising an oxide.
In yet another embodiment of the method, an elevated transistor can be formed on a semiconductive substrate, the transistor comprising a buried drain, a vertical gate region, and an overlying source region. The buried drain can be formed in a semiconductive substrate by conventional ion implantation processing. An elevated gate region can be formed by selectively growing an initial epitaxial layer of monocrystalline silicon on the substrate overlying the drain, depositing an insulative layer over the epitaxial layer, and selectively removing the horizontal surface of the insulative layer to expose only the top surface of the epitaxial layer. Additional epitaxial layers can be added by repeating the SEG step, and depositing the insulative layer, and selectively removing the insulative layer to maintain insulative material along the sidewalls as spacers to limit the growth of the epitaxial layer in a vertical orientation, resulting in a pillar-like gate region having a desired height. A source region can then be formed by SEG above the uppermost epitaxial layer of the gate region. To do so, a conductivity enhancing dopant can be added while the epitaxial layer is being deposited, or after the formed epitaxial layer is formed, for example, by ion implantation.
In another aspect, the invention provides raised structures comprising multiple layers of monocrystalline silicon formed by controlled selective epitaxial growth. An exemplary structure is a transistor comprising source/drain diffusion regions adjacent to a transistor gate, one or more of the foregoing components of the transistor comprising multiple epitaxial layers having insulated sidewalls and a top surface.
In one embodiment of a transistor, the transistor gate comprises at least two overlying layers of epitaxially grown silicon, each epitaxial layer comprising a single silicon crystal having a top or upper surface defining a facet, preferably having a (100) plane orientation, and vertically-oriented and insulated sidewalls. The uppermost epitaxial layer of the gate also has an insulated top surface, such that the gate is covered by a layer of insulative material. The gate is a vertical structure that is oriented in a vertical plane from the substrate surface. The source/drain comprises diffusion regions adjacent to the transistor gate within the semiconductive region, and can be formed according to known methods in the art.
In another embodiment of a transistor according to the invention, the source/drain regions are elevated structures that extend in a vertical plane from the substrate. The transistor gate comprises an existing vertical structure between the source/drain regions, which can be formed according to known methods in the art or in accordance with the invention. The source/drain structures comprise at least two overlying layers of epitaxially grown silicon, each epitaxial layer comprising a single silicon crystal having a top surface and vertically oriented insulated sidewalls. Preferably, the top surface of the epitaxial layers defines a facet having a (100) plane orientation. The top surface of the uppermost epitaxial layer is also insulated. The source/drain regions also comprise a conductivity enhancing dopant that is added as the epitaxial layers are deposited, or afterwards to the formed structure by ion implantation prior to depositing the insulative layer onto the uppermost epitaxial layer of the structure.
In yet another embodiment of a transistor according to the invention, both the transistor gate and the adjacent source/drain regions are vertical structures comprising multiple epitaxial layers having insulated sidewalls and an insulated top surface on the uppermost epitaxial layer.
A further embodiment of a transistor according to the invention comprises a drain buried within a semiconductive substrate, a vertical gate region overlying the buried drain, and a source region overlying the gate region. The vertical gate region comprises at least two overlying layers of epitaxially grown silicon having sidewalls covered by an insulative material, with the uppermost epitaxial layer having a layer of insulative material over its top surface. The drain can comprise a doped area within the substrate underlying the gate region. The source region comprises at least one layer of epitaxially grown silicon overlying the uppermost layer of the gate region. The epitaxial layer of the source region has insulated sidewalls and on top surface, and is doped with a conductivity enhancing dopant.
The invention provides useful and improved vertically oriented structures such as transistors gates and elevated source/drain regions that extend outwardly from a substrate. Such structures are particularly suited for use in a DRAM cell or other semiconductor structure. The vertical nature of the structures allows a larger number of transistors or other semiconductor structures per surface area compared to conventional devices.
Preferred embodiments of the invention are described below with reference to the following accompanying drawings, which are for illustrative purposes only. Throughout the following views, reference numerals will be used on the drawings, and the same reference numerals will be used throughout the several views and in the descriptions to indicate same or like parts.
The present invention encompasses methods of controlling growth of an epitaxial film in semiconductive wafer processing to form raised or vertical structures on a semiconductor surface, and structures formed from such methods, for example, transistors, capacitors, and elevated source/drain regions, among others.
In the current application, the term “semiconductive wafer fragment” or “wafer fragment” will be understood to mean any construction comprising semiconductor material, including but not limited to bulk semiconductive materials such as a semiconductor wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure including, but not limited to, the semiconductive wafer fragments described above.
A first embodiment of a method of the present invention is described with reference to
Referring to
Formed on the surface 14 of the substrate 12 is a structure 18 with an overlying insulative layer 20. An exemplary structure 18 is a word line or transistor gate. The word line or gate 18 can be formed by conventional methods known and used in the art. For example, a polysilicon layer 24 can be deposited by chemical vapor deposition (CVD) or other suitable method over a thin pad oxide layer 22 (about 200 to about 500 angstroms) grown on the substrate 12, and a silicide layer 26 can then be deposited by CVD or other method to form a polysilicon/silicide composite that is etched using a masking step, and covered with a thermally grown oxide insulative layer 20, resulting in the word line or gate structure 18. As shown, the word line or gate structure 18 is electrically isolated by means of the adjacent STI regions 16. The STI regions can also be formed by conventional methods by etching a trench to a depth of about 1 micron or less into the substrate 12, and filling the trench with an insulative material such as silicon dioxide (SiO2). An oxide layer 28 covers the substrate surface 14 adjacent the word line or gate structure 18.
Referring to
Preferably, the surface 14 of the substrate 12 is cleaned prior to the SEG step to remove oxides and other impurities. For example, the substrate 12 can undergo an oxide dry etch to remove an overlying oxide layer 28 and expose the surface 14 of the substrate. For example, the substrate can be etched by exposure to an H2 gas at about 800° C. to about 850° C., or exposure to a reactive plasma such as NF3 at about 100° C., in a chemical vapor deposition reactor. Another example of a cleaning method is to soak the substrate 12 with 0.5 vol. % diluted hydrofluoric acid (HF) to remove a native oxide film formed on the substrate surface, wash the substrate in deionized water for about two minutes, and dry the substrate using a spin drier. Other cleaning techniques can also be used to effectively clean the surface of the substrate.
In a first step shown in
The growth (SEG) step is performed using a silicon-comprising precursor gas, for example, SiH2CL2 (dichlorosilane), SiH4 (silane) with added chlorine, Si2H6 (disilane) with added chlorine (Cl2), HCl or H2, and SiCl4 (silicon tetrachloride). During processing, the gases become thermally dissociated and adsorb onto the silicon substrate whereupon hydrogen atoms are released and silicon is deposited epitaxially. During the SEG step, an epitaxial layer is grown selectively on the monocrystalline silicon substrate, with no growth taking place on insulative layers (e.g., SiO2 and Si3N4 layers), such as the STI regions 16 and the insulative layer 20 overlying portions of the epitaxial layer.
The epitaxial layer 34a can be grown using a conventional selective silicon epitaxial (epi) growth apparatus (not shown), which is a batch- or single-wafer, chemical vapor deposition (CVD) system. In general, an epi apparatus includes a growth chamber, a wafer heating source, an inlet for the precursor gases, a support for the silicon substrate (e.g., susceptor), and an exhaust system to remove effluent gases. Single-wafer epitaxial reactors are manufactured, for example, by Applied Material, Inc.
In general, the semiconductive wafer is introduced into a growth chamber and transferred onto a heated susceptor. The wafer is heated to about 450° C. to about 950° C., preferably about 650° C. to about 750° C. The silicon-comprising precursor gas(es) are introduced into the growth chamber and flowed over the substrate at a low flow rate of about 10 to about 500 ccm, preferably less than about 100 sccm, for about 15 to about 30 seconds, while maintaining the chamber at a pressure of about 1 to about 20 Torr to provide a growth rate of about 20 to about 40 nm/minute, or at a pressure of about 0.02 to less than about 1 Torr to control facet growth at a lower rate of less than 20 nm/minute, preferably less than about 10 nm/minute to about 0.3 nm/minute. This provides control of layer thickness and formation of crystalline facets (100), (110) or (111) on the top surface of the epitaxial layers.
Once the facet is formed on the top surface 38a of the crystal 36a, a thin insulative layer 42a is formed over the epitaxial layer 34a. As illustrated in
A portion of the thin insulative layer 42 is then removed to expose only the top surface 38a of the epitaxial layer 34a, as shown in
After the horizontal surface of the insulative layer 42a has been removed, further epitaxial growth on the exposed top surface 38a of the crystal 36a is commenced. Referring to
As depicted in
In a subsequent step, a portion of the thin insulative film 42b can then be etched to expose the top surface 38b of the crystal 36b, as shown in
A third epitaxial layer 34c can be grown on the exposed top surface 38b of the silicon crystal 36b comprising the second epitaxial layer 34b by a subsequent epitaxial growth step. The single crystal 36c is preferably grown until a facet is formed on the top surface 38c. The third epitaxial layer 34c can then be thermally annealed to form a thin insulative layer 42c over the crystal 36c, to result in the raised source/drain structures 30, 32, depicted in
The epitaxial layers 34a, 34b forming the source and drain diffusion regions 30, 32 can be doped in situ to a p- or n-type conductivity by feeding a conductivity enhancing dopant to the reactor during one or more SEG process steps. Examples of dopants include p-dopants such as diborane (B2H6), boron tricholoride (BCl3) and boron trifluoride (BF3), and n-dopants such as phosphine (PH3) or arsine (AsH3). The conductivity enhancing dopant can be fed to the reactor during deposition at a variable rate, for example, from a lower rate to a later higher rate over time, to provide a concentration gradient through the thickness of the epitaxial layer.
The formed source/drain structures 30, 32 can also be doped to a p- or n-type conductivity by a conventional doping technique known and used in the art, preferably by ion implantation, using a fluorine-based gas such as PF3, PF5, AsF5, and B11F3, in an ionization chamber.
In another embodiment of the method of the invention, an elevated field effect transistor can be fabricated, as depicted in
Referring to
Referring to
Structures can then be formed adjacent to the gate structure 18′ as depicted in
Additional epitaxial layers can be grown as desired according to the foregoing steps to achieve the desired height of the structure. In a raised source/drain application, a minimum height of about 10 nm to about 30 nm is desired.
The source and drain diffusion structures 30″, 32″ can be doped in situ to a p- or n-type conductivity by feeding a conductivity enhancing dopant to the reactor during the SEG steps, or after formation by ion implantation, as described above.
In another embodiment of the method of the invention a transistor 50″ can be fabricated as depicted in
Referring to
In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. Vertical structures other than those specifically described can be formed using the present method. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
This application is a divisional of U.S. application Ser. No. 10/379,494 filed Mar. 4, 2003, which is a divisional of U.S. application Ser. No. 10/046,497 filed Oct. 26, 2001, now abandoned, which is a divisional of U.S. patent application Ser. No. 09/816,962 filed Mar. 23, 2001, now U.S. Pat. No. 7,176,109 which issued Feb. 13, 2007, the contents of which are incorporated by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
4442178 | Kimura et al. | Apr 1984 | A |
4554570 | Jastrzebski et al. | Nov 1985 | A |
4757027 | Vora | Jul 1988 | A |
4948745 | Pfiester et al. | Aug 1990 | A |
4963506 | Liaw et al. | Oct 1990 | A |
5057888 | Fazan et al. | Oct 1991 | A |
5079180 | Rodder et al. | Jan 1992 | A |
5087586 | Chan et al. | Feb 1992 | A |
5122476 | Fazan et al. | Jun 1992 | A |
5156987 | Sandhu et al. | Oct 1992 | A |
5168089 | Feyenson et al. | Dec 1992 | A |
5198378 | Rodder et al. | Mar 1993 | A |
5200352 | Pfiester | Apr 1993 | A |
5208172 | Fitch et al. | May 1993 | A |
5241193 | Pfiester et al. | Aug 1993 | A |
5304834 | Lynch | Apr 1994 | A |
5308782 | Mazure et al. | May 1994 | A |
5312768 | Gonzalez | May 1994 | A |
5316962 | Matsuo et al. | May 1994 | A |
5360760 | Hayashi | Nov 1994 | A |
5363793 | Sato | Nov 1994 | A |
5376562 | Fitch et al. | Dec 1994 | A |
5393681 | Witek et al. | Feb 1995 | A |
5397909 | Moslehi | Mar 1995 | A |
5460994 | Kim | Oct 1995 | A |
5483094 | Sharma et al. | Jan 1996 | A |
5497017 | Gonzales | Mar 1996 | A |
5547889 | Kim | Aug 1996 | A |
5574299 | Kim | Nov 1996 | A |
5578850 | Fitch et al. | Nov 1996 | A |
5595920 | Miyawaki et al. | Jan 1997 | A |
5599724 | Yoshida | Feb 1997 | A |
5600161 | Gonzalez et al. | Feb 1997 | A |
5612230 | Yuzurihara et al. | Mar 1997 | A |
5612563 | Fitch et al. | Mar 1997 | A |
5627395 | Witek et al. | May 1997 | A |
5641694 | Kenney | Jun 1997 | A |
5677573 | Prall et al. | Oct 1997 | A |
5691212 | Tsai et al. | Nov 1997 | A |
5753555 | Hada | May 1998 | A |
5753947 | Gonzalez | May 1998 | A |
5780327 | Chu et al. | Jul 1998 | A |
5780906 | Wu et al. | Jul 1998 | A |
5831334 | Prall et al. | Nov 1998 | A |
5841150 | Gonzalez et al. | Nov 1998 | A |
5843826 | Hong | Dec 1998 | A |
5849077 | Kenney | Dec 1998 | A |
5863826 | Wu et al. | Jan 1999 | A |
5864180 | Hori et al. | Jan 1999 | A |
5872374 | Tang et al. | Feb 1999 | A |
5886382 | Witek | Mar 1999 | A |
5888294 | Min et al. | Mar 1999 | A |
5902125 | Wu | May 1999 | A |
5933738 | Kao et al. | Aug 1999 | A |
5945698 | Prall | Aug 1999 | A |
5949105 | Moslehi | Sep 1999 | A |
5953605 | Kodama | Sep 1999 | A |
5963822 | Saihara et al. | Oct 1999 | A |
5970351 | Takeuchi | Oct 1999 | A |
5994735 | Maeda et al. | Nov 1999 | A |
5998248 | Ma et al. | Dec 1999 | A |
5998844 | Prall et al. | Dec 1999 | A |
6001697 | Chang et al. | Dec 1999 | A |
6018176 | Lim | Jan 2000 | A |
6037202 | Witek | Mar 2000 | A |
6051473 | Ishida et al. | Apr 2000 | A |
6057200 | Prall et al. | May 2000 | A |
6072226 | Thakur et al. | Jun 2000 | A |
6074478 | Oguro | Jun 2000 | A |
6090691 | Ang et al. | Jul 2000 | A |
6096596 | Gonzalez | Aug 2000 | A |
6127232 | Chatterjee et al. | Oct 2000 | A |
6143608 | He et al. | Nov 2000 | A |
6159852 | Nuttall et al. | Dec 2000 | A |
6228733 | Lee et al. | May 2001 | B1 |
6232641 | Miyano et al. | May 2001 | B1 |
6248637 | Yu | Jun 2001 | B1 |
6268621 | Emmi et al. | Jul 2001 | B1 |
6300251 | Pradeep et al. | Oct 2001 | B1 |
6319782 | Nakabayashi | Nov 2001 | B1 |
6391692 | Nakamura | May 2002 | B1 |
6392271 | Alavi et al. | May 2002 | B1 |
6426259 | Yu | Jul 2002 | B1 |
6433382 | Orlowski et al. | Aug 2002 | B1 |
6448129 | Cho et al. | Sep 2002 | B1 |
6455377 | Zheng et al. | Sep 2002 | B1 |
6458699 | Nuttall et al. | Oct 2002 | B1 |
6479875 | Gonzalez | Nov 2002 | B1 |
6492232 | Tang et al. | Dec 2002 | B1 |
6495437 | Yu | Dec 2002 | B1 |
6506649 | Fung et al. | Jan 2003 | B2 |
6509239 | Nuttall et al. | Jan 2003 | B1 |
6594293 | Bulsara et al. | Jul 2003 | B1 |
6620710 | Kamins | Sep 2003 | B1 |
6660650 | Konecni et al. | Dec 2003 | B1 |
7097708 | Clark et al. | Aug 2006 | B2 |
20010040292 | Hahn et al. | Nov 2001 | A1 |
20020072181 | Tseng | Jun 2002 | A1 |
20020093054 | Yeh et al. | Jul 2002 | A1 |
20040175893 | Vatus et al. | Sep 2004 | A1 |
Number | Date | Country |
---|---|---|
01286361 | Nov 1989 | JP |
2001068671 | Mar 2001 | JP |
Entry |
---|
S. Wolf et al., “Silicon Processing for the VLSI Era”, vol. 1—Process Technology, 1986, pp. 155-156. |
Ginsberg et al., “Selective epitaxial growth of silicon and some potential application”, IBM J. Res Develop. 34(6): Nov. 1990. |
P. Van Zant, “Microchip Fabrication, a Practical Guide to Semiconductor Processing”, 4th Edition, McGraw-Hill, New York, NY (2000), Chapter 12 at pp. 380-388. |
Wolf et al., “Silicon Processing for the VLSI Era”, vol. 1: Process Technology, 2nd Ed., Lattice Press, Sunset Beach, CA (2000), Chapter 7 (Silicon Epitaxial Growth and Silicon on Insulator) at pp. 225-264. |
Blanton et al., “X-Ray Diffraction Characterization of Multilayer Epitaxial Thin Films Deposited on (0001) Sapphire”, The Rigaku Journal, vol. 13 (1996). |
Number | Date | Country | |
---|---|---|---|
20120211824 A1 | Aug 2012 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10379494 | Mar 2003 | US |
Child | 13407855 | US | |
Parent | 10046497 | Oct 2001 | US |
Child | 10379494 | US | |
Parent | 09816962 | Mar 2001 | US |
Child | 10046497 | US |