Wafer-level package with enhanced performance

Information

  • Patent Grant
  • 10109550
  • Patent Number
    10,109,550
  • Date Filed
    Monday, August 14, 2017
    7 years ago
  • Date Issued
    Tuesday, October 23, 2018
    6 years ago
  • CPC
  • Field of Search
    • US
    • 257 041000
    • 257 081000
    • 257 082000
    • 257 091000
    • 257 099000
    • 257 177-182
    • 257 276000
    • 257 457000
    • 257 459000
    • 257 502000
    • 257 503000
    • 257 573000
    • 257 584000
    • 257 602000
    • 257 621000
    • 257 664-677
    • 257 688-700
    • 257 734-786
    • 257 E2301-E23079
    • 257 E23141-E23179
    • 438 083000
    • 438 098000
    • 438 100000
    • 438 101000
    • 438 111000
    • 438 112000
    • 438 123000
    • 438 124000
    • 438 411000
    • 438 412000
    • 438 461000
    • 438 584000
    • 438 597-688
    • CPC
    • H01L23/3128
    • H01L24/13
    • H01L2224/32225
    • H01L2224/73204
    • H01L21/4853
    • H01L23/49827
    • H01L24/05
    • H01L2224/16227
    • H01L2924/181
    • H01L2224/0401
    • H01L21/486
    • H01L24/81
    • H01L21/565
    • H01L2224/32145
    • H01L2224/13024
    • H01L2224/04105
    • H01L2224/94
    • H01L25/105
    • H01L2924/18161
    • H01L21/6835
    • H01L2225/06513
    • H01L24/97
    • H01L23/3135
    • H01L23/5384
    • H01L24/03
    • H01L24/11
    • H01L24/17
    • H01L2224/73253
    • H01L23/49822
    • H01L2224/02331
    • H01L2225/06517
    • H01L2225/1058
    • H01L2224/11849
    • H01L2224/81
    • H01L2224/48145
    • H01L2224/81815
    • H01L24/94
    • H01L23/481
    • H01L24/02
    • H01L24/09
    • H01L24/24
    • H01L2924/18162
    • H01L21/76898
    • H01L2224/0239
    • H01L2224/11334
    • H01L2224/16235
    • H01L2225/06586
    • H01L23/5226
    • H01L24/06
    • H01L24/14
    • H01L2224/05671
    • H01L24/73
    • H01L2224/82
    • H01L2224/05548
    • H01L2224/1403
    • H01L2224/81191
    • H01L2224/821
    • H01L2021/60022
    • H01L2224/04042
    • H01L2224/119
    • H01L2224/14519
    • H01L2224/16113
    • H01L2224/161131
    • H01L2224/03912
    • H01L2224/0235
    • H01L2224/13022
    • H01L2224/16146
    • H01L2224/16238
    • H01L2224/73259
    • H01L2924/15313
    • H01L23/28
    • H01L27/0688
    • H01L25/117
    • H01L2924/15321
    • H01L33/62
    • H01L21/02063
    • H01L21/76251
    • H01L2224/0233
    • H01L2224/02373
    • H01L2224/05567
    • H01L2224/08501
    • H01L2224/11013
    • H01L2224/13021
    • H01L2224/13027
    • H01L2224/1703
    • H01L2224/24101
    • H01L2224/29006
    • H01L2224/29007
    • H01L2224/4826
    • H01L2224/4911
    • H01L2224/49112
    • H01L2224/73104
    • H01L2224/73203
    • H01L2224/73207
    • H01L2224/81192
    • H01L23/53295
    • H01L23/535
    • H01L24/10
    • H01L25/043
    • H01L27/08
    • H01L2924/1517
    • H01L21/56
    • H01L23/522
    • H01L21/54
    • H01L23/495
  • International Classifications
    • H01L23/58
    • H01L23/31
    • H01L23/34
    • H01L21/02
    • H01L23/532
Abstract
The present disclosure relates to a packaging process to enhance thermal and electrical performance of a wafer-level package. The wafer-level package with enhanced performance includes a first thinned die having a first device layer, a multilayer redistribution structure, a first mold compound, and a second mold compound. The multilayer redistribution structure includes package contacts on a bottom surface of the multilayer redistribution structure and redistribution interconnects connecting the first device layer to the package contacts. The first mold compound resides over the multilayer redistribution structure and around the first thinned die, and extends beyond a top surface of the first thinned die to define a cavity within the first mold compound and over the first thinned die. The second mold compound fills the cavity and is in contact with the top surface of the first thinned die.
Description
FIELD OF THE DISCLOSURE

The present disclosure relates to a packaging process, and more particularly to a packaging process to provide a wafer-level package with enhanced thermal and electrical performance.


BACKGROUND

The wide utilization of cellular and wireless devices drives the rapid development of radio frequency (RF) technologies. The substrates on which RF devices are fabricated play an important role in achieving high level performance in the RF technologies. Fabrications of the RF devices on conventional silicon substrates may benefit from low cost of silicon materials, a large scale capacity of wafer production, well-established semiconductor design tools, and well-established semiconductor manufacturing techniques.


Despite the benefits of using conventional silicon substrates for RF device fabrication, it is well known in the industry that the conventional silicon substrates may have two undesirable properties for the RF devices: harmonic distortion and low resistivity values. Harmonic distortion is a critical impediment to achieve high level linearity in the RF devices built over silicon substrates. In addition, the low resistivity encountered in the silicon substrates may degrade quality factors (Q) at high frequencies of microelectromechanical systems (MEMS) or other passive components.


Further, high speed and high performance transistors are more densely integrated in RF devices, even as they are required to carry more power. Consequently, the amount of heat generated by the RF devices will increase significantly due to the large amount of power passing through the transistors, the large number of transistors integrated in the RF devices, and the high operation speed of the transistors. Accordingly, it is desirable to package the RF devices in a configuration for better heat dissipation.


Wafer-level fan-out (WLFO) packaging technology and embedded wafer-level ball grid array (EWLB) technology currently attract substantial attention in portable RF applications. WLFO and EWLB technologies are designed to provide high density input/output ports (I/O) as well as low profile package height without increasing the size of the component semiconductor chips. The I/O pad size on the chip remains small keeping die size to a minimum. This capability allows for densely packaging the RF devices within a single wafer.


To accommodate the increased heat generation of the RF devices, to reduce deleterious harmonic distortion of the RF devices, and to utilize advantages of WLFO/EWLB packaging technologies, it is therefore an object of the present disclosure to provide a packaging process for a wafer-level package with enhanced thermal and electrical performance.


SUMMARY

The present disclosure relates to a packaging process to provide a wafer-level package with enhanced thermal and electrical performance. According to an exemplary process, a mold wafer having a first die and a first mold compound is provided. Herein, the first die includes a first device layer, a first dielectric layer over the first device layer, and a first silicon substrate over the first dielectric layer. The first device layer includes a number of first die contacts at a bottom surface of the first device layer. A top surface of the first die is a top surface of the first silicon substrate and a bottom surface of the first die is the bottom surface of the first device layer. The first mold compound encapsulates the sides and the top surface of the first die, such that the bottom surface of the first device layer is exposed. Next, a multilayer redistribution structure is formed underneath the mold wafer. The multilayer redistribution structure includes a number of package contacts on a bottom surface of the multilayer redistribution structure and redistribution interconnects that connect the package contacts to certain ones of the first die contacts. Each package contact is separate and surrounded by a continuous air gap that extends underneath the first die. Connections between the redistribution interconnects and the first die contacts are solder-free. A dielectric layer with a planarized bottom surface is then formed to fill the continuous air gap. After the dielectric layer is formed, the first mold compound is thinned down to expose the top surface of the first silicon substrate. Next, the first silicon substrate of the first die is removed substantially to provide a first thinned die and form a cavity within the first mold compound and over the first thinned die. A top surface of the first thinned die is exposed at a bottom of the cavity. Lastly, a second mold compound is applied to substantially fill the cavity and directly contact the top surface of the first thinned die.


In one embodiment of the exemplary process, the first die provides a microelectromechanical systems (MEMS) component.


In one embodiment of the exemplary process, the first die is formed from a silicon-on-insulator (SOI) structure. The first device layer of the first die is formed from a silicon epitaxy layer of the SOI structure, the first dielectric layer of the first die is a buried oxide layer of the SOI structure, and the first silicon substrate of the first die is a silicon substrate of the SOI structure.


In one embodiment of the exemplary process, the mold wafer further includes a second intact die, which includes a second device layer and a second silicon substrate over the second device layer. Herein, a top surface of the second die is a top surface of the second silicon substrate and a bottom surface of the second die is the bottom surface of the second device layer. The first die is taller than the second die. The first mold compound encapsulates the sides and the top surface of the second die, such that the bottom surface of the second device layer is exposed.


In one embodiment of the exemplary process, the first die provides a MEMS component and the second intact die provides a complementary metal-oxide-semiconductor (CMOS) controller that controls the MEMS component.


In one embodiment of the exemplary process, the second mold compound has a thermal conductivity greater than 2 W/m·K.


In one embodiment of the exemplary process, the second mold compound has an electrical resistivity greater that 1E6 Ohm-cm.


In one embodiment of the exemplary process, the first mold compound is formed from a same material as the second mold compound.


In one embodiment of the exemplary process, the first mold compound and the second mold compound are formed from different materials.


In one embodiment of the exemplary process, the top surface of the first thinned die exposed at the bottom of the cavity is a top surface of the first dielectric layer.


In one embodiment of the exemplary process, the multilayer redistribution structure is free of glass fiber.


According to another embodiment, the exemplary process further includes attaching the bottom surface of the dielectric layer to a rigid carrier via an adhesive material before applying the second mold compound and detaching the rigid carrier from the dielectric layer after applying the second mold compound.


In one embodiment of the exemplary process, the dielectric layer encapsulates each package contact, and the exemplary process further includes removing the dielectric layer to expose the package contacts after applying the second mold compound.


In one embodiment of the exemplary process, the dielectric layer encapsulates the sides of each package contact, and the bottom surface of the dielectric layer and a bottom surface of each package contact are in a same flat plane. The exemplary process further includes forming a bump directly over the bottom surface of each package contact after applying the second mold compound. Alternatively, the exemplary process further includes removing at least a portion of the dielectric layer after applying the second mold compound, such that at least portions of the sides of each package contacts are exposed.


In one embodiment of the exemplary process, the dielectric layer encapsulates the sides of each package contact and extends vertically beyond the bottom surface of each package contact. Herein, the dielectric layer extends underneath at least 70% of the first die. The exemplary process further includes forming a number of external contacts. Each external contact is in contact with a corresponding package contact through the dielectric layer and extends underneath the dielectric layer.


In one embodiment of the exemplary process, the mold wafer is provided by applying an adhesive layer over a carrier. Next, the first die is attached to the adhesive layer, such that the first die contacts at the bottom surface of the first device layer are covered by the adhesive layer. The first mold compound is then applied over the adhesive layer to encapsulate the first die. Lastly, the carrier and the adhesive layer are removed to expose the bottom surface of the first device layer.


Those skilled in the art will appreciate the scope of the present disclosure and realize additional aspects thereof after reading the following detailed description of the preferred embodiments in association with the accompanying drawing figures.





BRIEF DESCRIPTION OF THE DRAWING FIGURES

The accompanying drawing figures incorporated in and forming a part of this specification illustrate several aspects of the disclosure, and together with the description serve to explain the principles of the disclosure.



FIGS. 1-8 illustrate exemplary steps to provide a precursor package according to one embodiment of the present disclosure.



FIG. 9 provides a flow diagram that illustrates an exemplary process to provide a wafer-level package with enhanced performance from the precursor package shown in FIG. 8.



FIGS. 10A-20 illustrate the steps associated with the process of FIG. 9.





It will be understood that for clarity of illustration, FIGS. 1-20 may not be drawn to scale.


DETAILED DESCRIPTION

The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the embodiments and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.


It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.


It will be understood that when an element such as a layer, region, or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being “over” or extending “over” another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly over” or extending “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.


Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.


The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes,” and/or “including” when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.


Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.


The present disclosure relates to a packaging process to provide a wafer-level package with enhanced thermal and electrical performance. FIGS. 1-8 illustrate exemplary steps to provide a precursor package according to one embodiment of the present disclosure. Although the exemplary steps are illustrated in a series, the exemplary steps are not necessarily order dependent. Some steps may be done in a different order than that presented. Further, processes within the scope of this disclosure may include fewer or more steps than those illustrated in FIGS. 1-8.


Initially, an adhesive layer 10 is applied on a top surface of a carrier 12 as illustrated in FIG. 1. Then, an silicon-on-insulator (SOI) die 14, a microelectromechanical systems (MEMS) die 16, and a complementary metal-oxide-semiconductor (CMOS) controller die 18 are attached to the adhesive layer 10 as illustrated in FIG. 2. In different applications, there might be fewer or more dies attached to the adhesive layer 10. For instance, in some applications, there may be only the SOI die 14 attached to the adhesive layer 10; in some applications, there may be only the MEMS die 16 and the CMOS controller die 18 attached to the adhesive layer 10, and in some applications, besides the MEMS/SOI dies, there may be thinned integrated passive device dies (not shown) attached to the adhesive layer 10.


The SOI die 14 includes a first device layer 20, a first dielectric layer 22 over a top surface of the first device layer 20, and a first silicon substrate 24 over the first dielectric layer 22. As such, a bottom surface of the first device layer 20 is a bottom surface of the SOI die 14, and the backside of the first silicon substrate 24 is a top surface of the SOI die 14. The first device layer 20 includes a number of first die contacts 26 at the bottom surface of the first device layer 20. Herein, the SOI die 14 is formed from an SOI structure, which refers to a structure including a silicon substrate, a silicon epitaxy layer, and a buried oxide layer sandwiched between the silicon substrate and the silicon epitaxy layer. The first device layer 20 of the SOI die 14 is formed by integrating electronic components (not shown) in or on the silicon epitaxy layer of the SOI structure. The first dielectric layer 22 of the SOI die 14 is the buried oxide layer of the SOI structure. The first silicon substrate 24 of the SOI die 14 is the silicon substrate of the SOI structure. The first device layer 20 has a thickness between 0.1 μm and 50 μm, and the first dielectric layer 22 has a thickness between 10 nm and 2000 nm. In addition, the SOI die 14 has a thickness between 25 μm and 250 μm or between 10 μm and 750 μm, and the first silicon substrate 24 has a thickness between 25 μm and 250 μm or between 10 μm and 750 μm, respectively.


The MEMS die 16 includes a second device layer 28, a second dielectric layer 30 over a top surface of the second device layer 28, and a second silicon substrate 32 over the second dielectric layer 30. As such, a bottom surface of the second device layer 28 is a bottom surface of the MEMS die 16, and the backside of the second silicon substrate 32 is a top surface of the MEMS die 16. The second device layer 28 includes a MEMS component (not shown) that is typically a switch and a number of second die contacts 34 at the bottom surface of the second device layer 28. Via-structures (not shown) may be used to connect the MEMS component to the second die contacts 34. The second device layer 28 has a thickness between 0.5 μm and 100 μm, and may be formed from a combination of dielectric and metal layers (such as silicon oxide, silicon nitride, aluminum, titanium, copper, or the like). The second dielectric layer 30 has a thickness between 10 nm and 10000 nm, and may be formed from silicon oxide, silicon nitride, aluminum oxide, or aluminum nitride. In addition, the MEMS die 16 has a thickness between 25 μm and 300 μm or between 10 μm and 800 μm, and the second silicon substrate 32 has a thickness between 25 μm and 300 μm or between 10 μm and 800 μm, respectively.


The CMOS controller die 18 includes a third device layer 36 and a third silicon substrate 38 over the third device layer 36. A bottom surface of the third device layer 36 is a bottom surface of the CMOS controller die 18, and the backside of the third silicon substrate 38 is a top surface of CMOS controller die 18. The third device layer 36 may include a CMOS controller (not shown) that controls the MEMS component within the thinned MEMS die 14, and a number of third die contacts 40 at a bottom surface of the third device layer 36. Via-structures (not shown) may be used to connect the CMOS controller to the third die contacts 40. The third device layer 36 has a thickness between 0.1 μm and 50 μm, and may be formed from a combination of dielectric and metal layers (such as silicon oxide, silicon nitride, aluminum, titanium, copper, or the like). In addition, the CMOS controller die 18 has a thickness between 25 μm and 250 μm or between 10 μm and 750 μm, and the third silicon substrate 38 has a thickness between 25 μm and 250 μm or between 10 μm and 750 μm, respectively. In this embodiment, the CMOS controller die 18 may be shorter than the SOI die 14 and the MEMS die 16. In different applications, the CMOS controller die 18 may be the same height as the SOI die 14 or the MEMS die 16, or the CMOS controller die 18 may be taller than the SOI die 14 and the MEMS die 16.


Next, a first mold compound 42 is applied over the adhesive layer 10 to encapsulate the SOI die 14, the MEMS die 16, and the CMOS controller die 18 as illustrated in FIG. 3. The first mold compound 42 may be an organic epoxy resin system or the like, which can be used as an etchant barrier to protect the SOI die 14, the MEMS die 16, and the CMOS controller die 18 against etching chemistries such as potassium hydroxide (KOH), sodium hydroxide (NaOH), and acetylcholine (ACH). The first mold compound 42 may be applied by various procedures, such as sheet molding, overmolding, compression molding, transfer molding, dam fill encapsulation, or screen print encapsulation. In a typical compression molding, a molding pressure used for applying the first mold compound 42 is between 100 psi and 1000 psi. Since the SOI die 14, the MEMS die 16, and the CMOS controller die 18 are relatively thick and the bottom surfaces of the SOI die 14, the MEMS die 16, and the CMOS controller die 18 are essentially flat, there may be no vertical deformations occurring to the SOI die 14, the MEMS die 16, or the CMOS controller die 18 during this molding step.


A curing process (not shown) is then used to harden the first mold compound 42. The curing temperature is between 100° C. and 320° C. depending on which material is used as the first mold compound 42. The adhesive layer 10 and the carrier 12 are then removed to expose the bottom surface of the first device layer 20, the bottom surface of the second device layer 28, and the bottom surface of the third device layer 36 as shown in FIG. 4. Removal of the adhesive layer 10 and the carrier 12 may be provided by heating the adhesive layer 10 or exposing it to ultraviolet or laser light.


With reference to FIGS. 5 through 8, a redistribution process is provided according to one embodiment of the present disclosure. A first dielectric pattern 44 is firstly formed underneath the SOI die 14, the MEMS die 16, and the CMOS controller die 18, as illustrated in FIG. 5. As such, the first device layer 20 of the SOI die 14, the second device layer 28 of the MEMS die 16, and the third device layer 36 of the CMOS controller die 18 are in contact with the first dielectric pattern 44. In addition, the first die contacts 26 at the bottom surface of the first device layer 20, the second die contacts 34 at the bottom surface of the second device layer 28, and the third die contacts 40 at the bottom surface of the third device layer 36 are exposed through the first dielectric pattern 44.


Next, a number of redistribution interconnects 46 are formed as illustrated in FIG. 6. For the purpose of this illustration, the redistribution interconnects 46 include five first redistribution interconnects 46(1) and one second redistribution interconnect 46(2). In different applications, the redistribution interconnects 46 may include fewer or more first redistribution interconnects 46(1)/second redistribution interconnects 46(2). Each first redistribution interconnect 46(1) is electrically coupled to a corresponding one of the first, second, and third die contacts 26, 34, and 40 through the first dielectric pattern 44 and extend underneath the first dielectric pattern 44. The second redistribution interconnect 46(2) is used to connect one second die contact 34 to a corresponding third die contact 40, such that the CMOS controller within the CMOS controller die 18 electrically connects the MEMS component within the thinned MEMS die 16. The second redistribution interconnect 46(2) may also extend underneath the first dielectric pattern 44. The connections between the redistribution interconnects 46 and the first, second, and third die contacts 26, 34, and 40 are solder-free.


A second dielectric pattern 48 is formed underneath the first dielectric pattern 44 to partially encapsulate each first redistribution interconnect 46(1) as illustrated in FIG. 7. As such, a portion of each first redistribution interconnect 46(1) is exposed through the second dielectric pattern 48. Further, the second dielectric pattern 48 fully encapsulates the second redistribution interconnect 46(2). As such, no portion of the second redistribution interconnect 46(2) is exposed through the second dielectric pattern 48. In different applications, there may be extra redistribution interconnects (not shown) electrically coupled to the redistribution interconnects 46 through the second dielectric pattern 48, and an extra dielectric pattern (not shown) formed underneath the second dielectric pattern 48 to partially encapsulate each of the extra redistribution interconnects.


Lastly, a number of package contacts 50 are formed to complete a multilayer redistribution structure 52 and provide a precursor package 54, as illustrated in FIG. 8. Each package contact 50 is on a bottom surface of the multilayer redistribution structure 52 and electrically coupled to an exposed portion of a corresponding first redistribution interconnect 46(1) through the second dielectric pattern 48. Consequently, the first redistribution interconnects 46(1) connect the package contacts 50 to certain ones of the first, second, and third die contacts 26, 34, and 40. In addition, the package contacts 50 are separate from each other and extend underneath the second dielectric pattern 48, such that a continuous air gap 56 is simultaneously formed surrounding each package contact 50. The air gap 56 may extend underneath the SOI die 14 and/or underneath the MEMS die 16.


The multilayer redistribution structure 52 may be free of glass fiber or glass-free. Herein, the glass fiber refers to individual glass strands twisted to become a larger grouping. These glass strands may then be woven into a fabric. The first dielectric pattern 44 and the second dielectric pattern 48 may be formed of benzocyclobutene (BCB), polyimide, or other dielectric materials. The redistribution interconnects 46 may be formed of copper or other suitable metals. The package contacts 50 may be formed of at least one of copper, gold, nickel, and palladium. The multilayer redistribution structure 52 has a thickness between 2 μm and 300 μm.



FIG. 9 provides a flow diagram that illustrates an exemplary process to provide a wafer-level package with enhanced performance from the precursor package 54 shown in FIG. 8. FIGS. 10A-20 illustrate the steps associated with the process of FIG. 9. Although the flow diagram and the associated steps are illustrated in a series, they are not necessarily order dependent. Some steps may be done in a different order than that presented. Further, processes within the scope of this disclosure may include fewer or more steps than those illustrated in FIG. 9.


Firstly, a third dielectric layer 58 is formed at the bottom surface of the multilayer redistribution structure 52, as illustrated in FIGS. 10A-10D (step 100). In some applications, the third dielectric layer 58 may not remain in a final wafer-level package. As such, the package contacts 50 do not need to be exposed through the third dielectric layer 58, as shown in FIG. 10A. The third dielectric layer 58 fully fills the air gap 56, which is surrounding each package contact 50, encapsulates each package contact 50, and provides an essentially planarized bottom surface. The third dielectric layer 58 may be formed by spinning on, laminating, depositing or molding dielectrics to encapsulate each package contact 50, and may then be followed by polishing to realize an essentially planarized surface.


To facilitate easy removal of the third dielectric layer 58 in a later processing step (more details in the following discussion), a passivation layer 60 may be formed between the multilayer redistribution structure 52 and the third dielectric layer 58, as illustrated in FIG. 10B. The passivation layer 60 covers at least exposed bottom surface portions of the second dielectric pattern 48 to protect the first and second dielectric patterns 44 and 48 during the later removal of the third dielectric layer 58. In one embodiment, the passivation layer 60 may be formed before applying the third dielectric layer 58 by depositing silicon nitride, aluminum nitride, or other metal or dielectric film, which etches differently than the third dielectric layer 58, to the exposed bottom surface portions of the second dielectric pattern 48 within the air gap 56. The passivation layer 60 is not vertically beyond the package contacts 50 and has a thickness between 5 nm and 5000 nm. In another embodiment, the passivation layer 60 may be a seed layer for the package contacts 50, which is formed before the package contacts 50 and may be formed of a same or different material as the package contacts 50 (although more than 10 times thinner than a thickness of the package contacts 50 protruding from the bottom surface of the second dielectric pattern 48). Herein, the passivation layer 60 may extend over the entire bottom surface of the second dielectric pattern 48 and may be sandwiched between the second dielectric pattern 48 and the package contacts 50 (not shown).


In some applications, at least a portion of the third dielectric layer 58 may remain in a final wafer-level package. As such, each package contact 50 needs to be exposed through the third dielectric layer 58. Herein, the third dielectric layer 58 fully fills the air gap 56 and encapsulates the sides of each package contact 50 as shown in 10C. A bottom surface of the third dielectric layer 58 and a bottom surface of each package contact 50 are in a same flat plane. The third dielectric layer 58 may be formed by spinning on, laminating, depositing, or molding dielectrics to encapsulate each package contact 50 and is then followed by a thinning step (such as chemical-mechanical planarization or etching technique) to expose the bottom surface of each package contact 50.


In addition, when the air gap 56 extends underneath at least 70% of the SOI die 14 and/or extends underneath at least 70% of the MEMS die 16, the third dielectric layer 58 may encapsulate the sides of each package contact 50, fully fill the air gap 56, and extend vertically beyond the bottom surface of each package contact 50 as shown in 10D. Since the third dielectric layer 58 may extend vertically beyond the bottom surface of each package contact 50, a number of separate air openings 62 are simultaneously formed vertically below each package contact 50. Each package contact 50 may have a same or different size, and may have a same or different shape, such as square, rectangular, triangular, and round. Consequently, each air opening 62 may have a same or different size, and may have a same or different shape, such as square, rectangular, triangle, and round. If there is no package contact 50 vertically below the SOI die 14 and the MEMS die 16, there will be no air opening 62 vertically below the SOI die 14 and the MEMS die 16. Each air opening 62 has a size between 25 μm×25 μm and 400 μm×400 μm, and is much smaller compared to the air gap 56. The depth of each air opening 62 is minimized to as close to zero as possible. Herein, the third dielectric layer 58 has an essentially planarized bottom surface and each package contact 50 is exposed through the third dielectric layer 58. The third dielectric layer 58 may be formed by spinning on, laminating, depositing, or molding dielectrics, and may then be followed by polishing to realize an essentially planarized surface. For FIGS. 10A-10D, the third dielectric layer 58 may be formed of BCB, polyimide, or other dielectric materials (like UV sensitive material). The third dielectric layer 58 may be formed of a same or different material as the second dielectric pattern 48.


After the third dielectric layer 58 is formed, the first mold compound 42 is thinned down to expose the first silicon substrate 24 of the SOI die 14 and the second silicon substrate 32 of the MEMS die 16 as shown in FIG. 11 (step 102). Herein, FIG. 11 is derived from FIG. 10A, a same thinning procedure may also be applied to FIGS. 10B-10D (not shown for simplicity). The thinning procedure may be done with a mechanical grinding process. Herein, the CMOS controller die 18 has a lower height than both the MEMS die 16 and the SOI die 14, such that the silicon substrate 38 of the CMOS controller die 18 is not exposed and still encapsulated by the first mold compound 42.


Next, the first silicon substrate 24 and the second silicon substrate 32 are removed substantially to provide an etched precursor package 64, as illustrated in FIG. 12 (step 104). The removal of the first silicon substrate 24 from the SOI die 14 provides a thinned SOI die 14T and forms a first cavity 66 within the first mold compound 42 and over the thinned SOI die 14T. The removal of the second silicon substrate 32 from the MEMS die 16 provides a thinned MEMS die 16T and forms a second cavity 68 within the first mold compound 42 and over the thinned MEMS die 16T. Herein, removing substantially a silicon substrate refers to removing at least 95% of the entire silicon substrate and remaining at most 2 μm silicon substrate. In desired cases, the first and second silicon substrates 24 and 32 are removed completely, such that the first dielectric layer 22 of the thinned SOI die 14T is exposed at the bottom of the first cavity 66 and the second dielectric layer 30 of the thinned MEMS die 16T is exposed at the bottom of the second cavity 68.


Removing substantially the first and second silicon substrates 24 and 32 may be provided by an etching process with a wet/dry etchant chemistry, which may be TMAH, KOH, ACH, NaOH, or the like. The first dielectric layer 22 functions as an etching stop to protect the first device layer 20 of the thinned SOI die 14T, and the second dielectric layer 30 functions as an etching stop to protect the second device layer 28 of the thinned MEMS die 16T. The first mold compound 42 encapsulates and protects the CMOS controller die 18 from the wet/dry etchant chemistry. In some applications, a protection layer (not shown) may be placed at the bottom surface of the third dielectric layer 58 to protect the third dielectric layer 58 and/or the package contacts 50 (if the package contacts 50 are exposed through the third dielectric layer 58, as shown in FIGS. 10C and 10D) from the etchant chemistry. The protection layer is applied before the etching process and removed after the etching process. Further, if the silicon substrate 38 of the CMOS controller die 18 is not encapsulated by the first mold compound 42 (in some applications, if the CMOS controller die 18 has a same height as or is taller than the SOI die 14 and the MEMS die 16, the silicon substrate 38 of the CMOS controller die 18 will be exposed during the thinning process), there may be an extra protection layer (not shown) placed over the silicon substrate 38 to protect the CMOS controller die 18 from the wet/dry etchant chemistry. The extra protection layer is applied before the etching process and removed after the etching process.


The etched precursor package 64 may be attached to a rigid carrier 70 via an adhesive material 72, as illustrated in FIG. 13 (step 106). The rigid carrier 70 may be photo-transmissive and formed from quartz, fused silica, or sapphire. The adhesive material 72 may be a UV sensitive adhesive tape or film. If the third dielectric layer 58 encapsulates the package contacts 50 or extends vertically beyond the bottom surface of each package contact 50 (as shown in FIGS. 10A, 10B, and 10D), the planarized bottom surface of the third dielectric layer 58 is in contact with the adhesive material 72. If the bottom surface of the third dielectric layer 58 and the bottom surface of each package contact 50 are in a same flat plane (as shown in FIG. 10C), both the third dielectric layer 58 and the package contacts 50 are in contact with the adhesive material 72 (not shown). The rigid carrier 70 may help assist with mechanical support of the etched precursor package 64. In some applications, the etched precursor package 64 may not be attached to the rigid carrier 70, and the rigid carrier 70 is not used in the following fabrication steps.


A second mold compound 74 is then applied to substantially fill the first and second cavities 66 and 68, as illustrated in FIG. 14 (step 108). Herein, substantially filling a cavity refers to filling at least 75% of the entire cavity. The second mold compound 74 directly resides over the top surface of the thinned SOI die 14T and the top surface of the thinned MEMS die 16T. If there is no first silicon substrate 24 left in the first cavity 66 and no second silicon substrate 32 left in the second cavity 68, the second mold compound 74 directly resides over the first dielectric layer 22 and the second dielectric layer 30. In some cases, a portion of the second mold compound 74 may further reside over the first mold compound 42. The second mold compound 74 is separated from the CMOS controller die 18 by the first mold compound 42. A top surface of the CMOS controller die 18 is in contact with the first mold compound 42.


The second mold compound 74 has a thermal conductivity greater than 2 W/m·K or greater than 10 W/m·K, and has an electrical resistivity greater than 1E6 Ohm-cm. In general, the higher the thermal conductivity of the second mold compound 74, the better the thermal performance of the thinned SOI die 14T and the thinned MEMS die 16T. Further, the high electrical resistivity of the second mold compound 74 may improve the quality factor (Q) at high frequencies of the MEMS component of the thinned MEMS die 16T, and may reduce loss in the thinned SOI die 14T.


The second mold compound 74 may be formed of thermoplastics or thermoset materials, such as PPS (poly phenyl sulfide), overmold epoxies doped with boron nitride or alumina thermal additives, or the like. In some applications, the etched precursor package 64 may only include the MEMS die 16 and the CMOS controller die 18. The second mold compound 74 may also be formed from an organic epoxy resin system with a thermal conductivity less than 2 W/m·K. The second mold compound 74 may be formed of a same or different material as the first mold compound 42. However, unlike the second mold compound 74, the first mold compound 42 does not have thermal conductivity or electrical resistivity requirements. In some applications, both the first mold compound 42 and the second mold compound 74 have a thermal conductivity greater than 2 W/m·K. In some applications, the first mold compound 42 has a thermal conductivity less than 2 W/m·K and the second mold compound 74 has a thermal conductivity greater than 2 W/m·K. In some applications, the first mold compound 42 has a thermal conductivity greater than 2 W/m·K and the second mold compound 74 has a thermal conductivity greater than 10 W/m·K.


The second mold compound 74 may be applied by various procedures, such as sheet molding, overmolding, compression molding, transfer molding, dam fill encapsulation, and screen print encapsulation. During the molding process of the second mold compound 74, liquefaction and molding pressure may be not uniform across the entire etched precursor package 64. A first combination of the thinned SOI die 14T and a first portion of the multilayer redistribution structure 52 directly underneath the thinned glass-based die 14T, and a second combination of the thinned MEMS die 16T and a second portion of the multilayer redistribution structure 52 directly underneath the thinned MEMS die 16T may suffer more molding pressure than the other portions of the etched precursor package 64. In a typical compression molding, if the second mold compound 74 is formed of high thermal conductivity materials (>=2 W/m·K), a molding pressure and a temperature used for applying the second mold compound 74 is between 250 psi and 1000 psi, and between 100° C. and 350° C., respectively.


Notice that the thinned SOI die 14T has a thickness between 0.1 μm and 50 μm, the thinned MEMS die 16T has a thickness 0.5 μm and 100 μm, and the multilayer redistribution structure 52 has a thickness between 2 μm and 300 μm. As such, the first combination of the thinned SOI die 14T and the first portion of the multilayer redistribution structure 52, or the second combination of the thinned MEMS die 16T and the second portion of the multilayer redistribution structure 52 may have a thickness as thin as a few μm. If there is no third dielectric layer 58 filling the air gap 56, especially portions of the air gap 56 that are vertically below the thinned SOI die 14T and/or vertically below the thinned MEMS die 16T, vertical deformations of the first combination and/or vertical deformations of the second combination may occur during a molding step. Without extra support in the portions of the air gap 56 that are vertically below the thinned SOI die 14T and/or vertically below the thinned MEMS die 16T, the first combination and the second combination may not endure high vertical molding pressure.


In one embodiment, when the third dielectric layer 58 fully fills the air gap 56, encapsulates each package contact 50, and provides the planarized bottom surface (as shown in FIGS. 10A and 10B), there is no air gap under the multilayer redistribution structure 52. As such, the third dielectric layer 58 combined with the rigid carrier 70 may provide enough mechanical support to the thinned SOI die 14T and the thinned MEMS die 16T for enduring high molding pressures. The vertical deformations of the thinned SOI die 14T and the thinned MEMS die 16T may be reduced to an acceptable level.


In another embodiment, when the third dielectric layer 58 fully fills the air gap 56, encapsulates the sides of each package contact 50, and has the bottom surface in a same flat plane as the bottom surface of each package contact 50 (as shown in FIG. 10C), there is no air gap under the multilayer redistribution structure 52. As such, the third dielectric layer 58 combined with the rigid carrier 70 (not shown) may provide enough mechanical support to the thinned SOI die 14T and the thinned MEMS die 16T for enduring high molding pressures. The vertical deformations of the thinned SOI die 14T and the thinned MEMS die 16T may be reduced to an acceptable level.


In addition, when the third dielectric layer 58 fully fills the air gap 56, encapsulates the sides of each package contact 50, and extends vertically beyond the bottom surface of each package contact 50 (as shown in FIG. 10D), there are a number of air openings 62 formed vertically below each package contact 50. Since each air opening 62 is much smaller compared to the air gap 56 and may not be vertically below the thinned SOI die 14T and the thinned MEMS die 16T, the air openings 62 may lead to significantly less vertical deformation of the thinned SOI die 14T and the thinned MEMS die 16T than the unfilled air gap 56. The third dielectric layer 58 extends underneath at least 70% of the thinned SOI die 14T and/or extends underneath at least 70% of the thinned MEMS die 16T (because the air gap 56 extends underneath at least 70% of the thinned SOI die 14T and/or extends underneath at least 70% of the thinned MEMS die 16T, and the third dielectric layer 58 fully fills the air gap 56). As such, the third dielectric layer 58 combined with the rigid carrier 70 (not shown) may provide enough mechanical support to the thinned SOI die 14T and the thinned MEMS die 16T for enduring high molding pressures. Further, there may be some air openings 62 vertically below the first mold compound 42 and/or vertically below the CMOS controller die 16. Since the first mold compound 42 and the CMOS controller die 16 are relatively thick, and the air openings 62 have small sizes (no more than 400 μm×400 μm), the first mold compound 42 and/or the CMOS controller die 16 are rigid enough to ensure high molding pressures.


A curing process (not shown) is followed to harden the second mold compound 74 (step 110). The curing temperature is between 100° C. and 320° C. depending on which material is used as the second mold compound 74. A top surface of the second mold compound 74 is then planarized as illustrated in FIG. 15 (step 112). If the second mold compound 74 does not cover a top surface of the first mold compound 42, the top surface of the second mold compound 74 and/or the first mold compound 42 are planarized to be coplanar (not shown). A mechanical grinding process may be used for planarization.



FIGS. 16A-16D (step 114) illustrate that third dielectric layer 58 is exposed after the rigid carrier 70 is detached. FIGS. 16A-16D are derived from FIGS. 10A-10D, respectively. If the rigid carrier 70 is a photo-transmissive rigid carrier and the adhesive material 72 is a UV sensitive film or tape, the rigid carrier 70 is exposed to a UV environment to achieve the detaching process.


After the detaching process, the package contacts 50 may be fully encapsulated by the third dielectric layer 58 (shown in FIGS. 16A and 16B). In order to complete a wafer-level package 76 with enhanced performance, the third layer 58 and the passivation layer 60 (if exists) are removed as illustrated in FIG. 17 (step 116). Wet etching may be used to remove the third dielectric layer 58 from the multilayer redistribution structure 52. If there is no passivation layer between the third dielectric layer 58 and the second dielectric pattern 48, the third dielectric layer 58 and the second dielectric pattern 48 may be formed of different materials with different etching properties. For instance, the third dielectric layer 58 and the second dielectric pattern 48 are formed of two different polyimide materials with different etching properties. As such, selectively etching the third dielectric layer 58 without attacking the second dielectric pattern 48 may be achieved. If the passivation layer 60 is sandwiched between the third dielectric layer 58 and the second dielectric pattern 48, the third dielectric layer 58 and the second dielectric pattern 48 may be formed of materials with a same or different etching property. The passivation layer 60 is an etching stop to protect the second dielectric pattern 48. Wet or dry etching may be used to remove the passivation layer 60. Since the passivation layer 60 and the second dielectric pattern 48 are formed of different materials with different etching properties, selectively etching the passivation layer 60 without attacking the second dielectric pattern 48 may be achieved. In addition, to protect the package contacts 50 while etching the passivation layer 60, a lithography technique may be used. If the passivation layer 60 is the seed layer for the package contacts 50, the passivation layer 60 may be etched without the lithography technique. The package contacts 50 may be attacked but not significantly changed due to the large thickness difference (more than 10 times) between the passivation layer 60 and a portion of each package contact 50 that protrudes from the bottom surface of the second dielectric pattern 48.


In another embodiment, after the detaching process, the bottom surface of each package contact 50 may be exposed and in a same flat plane as the bottom surface of the third dielectric layer 58 (shown in FIG. 16C). In order to complete a wafer-level package 76′ with enhanced performance, at least one portion of the third dielectric layer 58 may be removed as illustrated in FIG. 18 (step 116). An etching technique may be used to remove the at least one portion of the third dielectric layer 58 to expose at least portions of the sides of each package contact 50. Herein, the third dielectric layer 58 and the second dielectric pattern 48 may be formed of different materials with different etching properties. Further, instead of removing the third layer 58, a bump 78 may be formed directly over the bottom surface of each package contact 50 to complete a wafer-level package 76″ with enhanced performance, as illustrated in FIG. 19 (step 116). Consequently, each bump 78 is electrically coupled to a corresponding one of the first, second, and third die contacts 26, 34, and 40. Each bump 78 may be formed of solder alloys, such as tin or tin alloys, by a standard bumping procedure.


In addition, after the detaching process, the bottom surface of each package contact 50 may be exposed through the third dielectric layer 58 that is vertically beyond the bottom surface of each package contact 50 (shown in FIG. 16D). A wafer-level package 76′″ may be completed by forming a number of external contacts 80 as illustrated in FIG. 20 (step 116). Each external contact 80 is in contact with a corresponding package contact 50 through the third dielectric layer 58 and extends underneath the third dielectric layer 58. Consequently, each external contact 80 is electrically coupled to a corresponding one of the first, second, and third die contacts 26, 34, and 40. The external contacts 80 may be formed of at least one of copper, nickel, gold, solder and other solderable metal.


Lastly, the wafer-level package 76/76′/76″/76′″ may be marked, diced, and singulated into individual components (Step 118).


Those skilled in the art will recognize improvements and modifications to the preferred embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.

Claims
  • 1. A method comprising: providing a mold wafer having a first die and a first mold compound, wherein: the first die comprises a first device layer, a first dielectric layer over the first device layer, and a first silicon substrate over the first dielectric layer, wherein the first device layer comprises a plurality of first die contacts at a bottom surface of the first device layer;a top surface of the first die is a top surface of the first silicon substrate and a bottom surface of the first die is the bottom surface of the first device layer; andthe first mold compound encapsulates the sides and the top surface of the first die, wherein the bottom surface of the first device layer is exposed;forming a multilayer redistribution structure underneath the mold wafer, wherein: the multilayer redistribution structure comprises a first dielectric pattern, redistribution interconnects, a second dielectric pattern, and a plurality of package contacts;the first dielectric pattern is formed underneath the first die and the plurality of first die contacts are exposed through the first dielectric pattern;the redistribution interconnects are electrically coupled to the plurality of first die contacts through the first dielectric pattern and extend underneath the first dielectric pattern;the second dielectric pattern is formed underneath the first dielectric pattern to partially encapsulate each redistribution interconnect;the plurality of package contacts are on a bottom surface of the multilayer redistribution structure, wherein the redistribution interconnects connect the plurality of package contacts to certain ones of the plurality of first die contacts;each of the plurality of package contacts is separate and surrounded by a continuous air gap, wherein the continuous air gap extends underneath the first die; andconnections between the redistribution interconnects and the plurality of first die contacts are solder-free;forming a support dielectric layer to fill the continuous air gap and encapsulate each of the plurality of package contacts, wherein the support dielectric layer has a planarized bottom surface;thinning down the first mold compound to expose the top surface of the first silicon substrate;removing substantially the first silicon substrate of the first die to provide a first thinned die and form a cavity within the first mold compound and over the first thinned die, wherein the first thinned die has a top surface exposed at a bottom of the cavity; andapplying a second mold compound to substantially fill the cavity and directly contact the top surface of the first thinned die.
  • 2. The method of claim 1 wherein the first die provides a microelectromechanical systems (MEMS) component.
  • 3. The method of claim 1 wherein the first die is formed from a silicon-on-insulator (SOI) structure, wherein the first device layer of the first die is formed from a silicon epitaxy layer of the SOI structure, the first dielectric layer of the first die is a buried oxide layer of the SOI structure, and the first silicon substrate of the first die is a silicon substrate of the SOI structure.
  • 4. The method of claim 1 wherein the mold wafer further comprises a second die, which includes a second device layer, and a second silicon substrate over the second device layer, wherein: a top surface of the second die is a top surface of the second silicon substrate and a bottom surface of the second die is a bottom surface of the second device layer;the first die is taller than the second die; andthe first mold compound encapsulates the sides and the top surface of the second die, wherein the bottom surface of the second device layer is exposed.
  • 5. The method of claim 4 wherein the first die provides a MEMS component and the second die provides a complementary metal-oxide-semiconductor (CMOS) controller that controls the MEMS component.
  • 6. The method of claim 1 wherein the second mold compound has a thermal conductivity greater than 2 W/m·K.
  • 7. The method of claim 1 wherein the second mold compound has an electrical resistivity greater that 1E6 Ohm-cm.
  • 8. The method of claim 1 wherein the first mold compound is formed from a same material as the second mold compound.
  • 9. The method of claim 1 wherein the first mold compound and the second mold compound are formed from different materials.
  • 10. The method of claim 1 wherein the top surface of the first thinned die exposed at the bottom of the cavity is a top surface of the first dielectric layer.
  • 11. The method of claim 1 wherein the multilayer redistribution structure is free of glass fiber.
  • 12. The method of claim 1 further comprising attaching the planarized bottom surface of the support dielectric layer to a rigid carrier via an adhesive material before applying the second mold compound.
  • 13. The method of claim 12 further comprising detaching the rigid carrier from the support dielectric layer after applying the second mold compound.
  • 14. The method of claim 1 further comprising removing the support dielectric layer to expose the plurality of package contacts after applying the second mold compound.
  • 15. A method comprising: providing a mold wafer having a first die and a first mold compound, wherein: the first die comprises a first device layer, a first dielectric layer over the first device layer, and a first silicon substrate over the first dielectric layer, wherein the first device layer comprises a plurality of first die contacts at a bottom surface of the first device layer;a top surface of the first die is a top surface of the first silicon substrate and a bottom surface of the first die is the bottom surface of the first device layer; andthe first mold compound encapsulates the sides and the top surface of the first die, wherein the bottom surface of the first device layer is exposed;forming a multilayer redistribution structure underneath the mold wafer, wherein: the multilayer redistribution structure comprises a first dielectric pattern, redistribution interconnects, a second dielectric pattern, and a plurality of package contacts;the first dielectric pattern is formed underneath the first die and the plurality of first die contacts are exposed through the first dielectric pattern;the redistribution interconnects are electrically coupled to the plurality of first die contacts through the first dielectric pattern and extend underneath the first dielectric pattern;the second dielectric pattern is formed underneath the first dielectric pattern to partially encapsulate each redistribution interconnect;the plurality of package contacts are on a bottom surface of the multilayer redistribution structure, wherein the redistribution interconnects connect the plurality of package contacts to certain ones of the plurality of first die contacts;each of the plurality of package contacts is separate and surrounded by a continuous air gap, wherein the continuous air gap extends underneath the first die; andconnections between the redistribution interconnects and the plurality of first die contacts are solder-free;forming a support dielectric layer to fill the continuous air gap, wherein: the support dielectric layer has a planarized bottom surface;the support dielectric layer encapsulates the sides of each of the plurality of package contacts; andthe planarized bottom surface of the support dielectric layer and a bottom surface of each of the plurality of package contacts are in a same flat plane;thinning down the first mold compound to expose the top surface of the first silicon substrate;removing substantially the first silicon substrate of the first die to provide a first thinned die and form a cavity within the first mold compound and over the first thinned die, wherein the first thinned die has a top surface exposed at a bottom of the cavity;applying a second mold compound to substantially fill the cavity and directly contact the top surface of the first thinned die; andremoving at least one portion of the support dielectric layer after applying the second mold compound, such that at least portions of the sides of each of the plurality of package contacts are exposed.
  • 16. The method of claim 1 further comprising forming a passivation layer that covers at least exposed bottom surface portions of the second dielectric pattern within the continuous air gap before forming the support dielectric layer, wherein the passivation layer is not vertically beyond the plurality of package contacts.
  • 17. A method comprising: providing a mold wafer having a first die and a first mold compound, wherein: the first die comprises a first device layer, a first dielectric layer over the first device layer, and a first silicon substrate over the first dielectric layer, wherein the first device layer comprises a plurality of first die contacts at a bottom surface of the first device layer;a top surface of the first die is a top surface of the first silicon substrate and a bottom surface of the first die is the bottom surface of the first device layer; andthe first mold compound encapsulates the sides and the top surface of the first die, wherein the bottom surface of the first device layer is exposed;forming a multilayer redistribution structure underneath the mold wafer, wherein: the multilayer redistribution structure comprises a plurality of package contacts on a bottom surface of the multilayer redistribution structure and redistribution interconnects that connect the plurality of package contacts to certain ones of the plurality of first die contacts;each of the plurality of package contacts is separate and surrounded by a continuous air gap, wherein the continuous air gap extends underneath the first die; andconnections between the redistribution interconnects and the plurality of first die contacts are solder-free;forming a support dielectric layer to fill the continuous air gap, wherein the support dielectric layer has a planarized bottom surface;thinning down the first mold compound to expose the top surface of the first silicon substrate;removing completely the first silicon substrate of the first die to provide a first thinned die and form a cavity within the first mold compound and over the first thinned die, wherein a top surface of the device layer is exposed at a bottom of the cavity; andapplying a second mold compound to substantially fill the cavity and directly contact the top surface of the first thinned die.
RELATED APPLICATIONS

This application claims the benefit of provisional patent application Ser. No. 62/374,318 filed Aug. 12, 2016, provisional patent application Ser. No. 62/374,332 filed Aug. 12, 2016, and provisional patent application Ser. No. 62/374,439 filed Aug. 12, 2016, the disclosures of which are hereby incorporated herein by references in their entirety.

US Referenced Citations (198)
Number Name Date Kind
4093562 Kishimoto Jun 1978 A
4366202 Borovsky Dec 1982 A
5061663 Bolt et al. Oct 1991 A
5069626 Patterson et al. Dec 1991 A
5391257 Sullivan et al. Feb 1995 A
5459368 Onishi et al. Oct 1995 A
5646432 Iwaki Jul 1997 A
5648013 Uchida et al. Jul 1997 A
5699027 Tsuji et al. Dec 1997 A
5709960 Mays et al. Jan 1998 A
5831369 Fürbacher et al. Nov 1998 A
5920142 Onishi et al. Jul 1999 A
6072557 Kishimoto Jun 2000 A
6084284 Adamic, Jr. Jul 2000 A
6154366 Ma et al. Nov 2000 A
6154372 Kalivas et al. Nov 2000 A
6235554 Akram et al. May 2001 B1
6236061 Walpita May 2001 B1
6268654 Glenn et al. Jul 2001 B1
6271469 Ma et al. Aug 2001 B1
6423570 Ma et al. Jul 2002 B1
6426559 Bryan et al. Jul 2002 B1
6446316 Fürbacher et al. Sep 2002 B1
6578458 Akram et al. Jun 2003 B1
6649012 Masayuki et al. Nov 2003 B2
6713859 Ma Mar 2004 B1
6841413 Liu et al. Jan 2005 B2
6864156 Conn Mar 2005 B1
6902950 Ma et al. Jun 2005 B2
6943429 Glenn et al. Sep 2005 B1
6964889 Ma et al. Nov 2005 B2
6992400 Tikka et al. Jan 2006 B2
7042072 Kim et al. May 2006 B1
7049692 Nishimura et al. May 2006 B2
7109635 McClure et al. Sep 2006 B1
7183172 Lee et al. Feb 2007 B2
7288435 Aigner et al. Oct 2007 B2
7307003 Reif et al. Dec 2007 B2
7393770 Wood et al. Jul 2008 B2
7427824 Iwamoto et al. Sep 2008 B2
7596849 Carpenter et al. Oct 2009 B1
7619347 Bhattacharjee Nov 2009 B1
7635636 McClure et al. Dec 2009 B2
7714535 Yamazaki et al. May 2010 B2
7749882 Kweon et al. Jul 2010 B2
7790543 Abadeer et al. Sep 2010 B2
7855101 Furman et al. Dec 2010 B2
7868419 Kerr et al. Jan 2011 B1
7960218 Ma et al. Jun 2011 B2
8183151 Lake May 2012 B2
8420447 Tay et al. Apr 2013 B2
8503186 Lin et al. Aug 2013 B2
8643148 Lin et al. Feb 2014 B2
8658475 Kerr Feb 2014 B1
8664044 Jin et al. Mar 2014 B2
8772853 Hong et al. Jul 2014 B2
8791532 Graf et al. Jul 2014 B2
8802495 Kim et al. Aug 2014 B2
8816407 Kim Aug 2014 B2
8835978 Mauder et al. Sep 2014 B2
8906755 Hekmatshoartabari et al. Dec 2014 B1
8921990 Park et al. Dec 2014 B2
8927968 Cohen et al. Jan 2015 B2
8941248 Lin et al. Jan 2015 B2
8963321 Lenniger et al. Feb 2015 B2
9165793 Wang et al. Oct 2015 B1
9214337 Carroll et al. Dec 2015 B2
9368429 Ma et al. Jun 2016 B2
9461001 Tsai et al. Oct 2016 B1
9530709 Leipold et al. Dec 2016 B2
9613831 Morris et al. Apr 2017 B2
9646856 Meyer et al. May 2017 B2
9859254 Yu Jan 2018 B1
9941245 Skeete et al. Apr 2018 B2
20010004131 Masayuki et al. Jun 2001 A1
20020070443 Mu et al. Jun 2002 A1
20020074641 Towle et al. Jun 2002 A1
20020127769 Ma et al. Sep 2002 A1
20020127780 Ma et al. Sep 2002 A1
20020137263 Towle et al. Sep 2002 A1
20020185675 Furukawa Dec 2002 A1
20030207515 Tan et al. Nov 2003 A1
20040164367 Park Aug 2004 A1
20040166642 Chen et al. Aug 2004 A1
20040219765 Reif et al. Nov 2004 A1
20050037595 Nakahata Feb 2005 A1
20050079686 Aigner et al. Apr 2005 A1
20050212419 Vazan et al. Sep 2005 A1
20060057782 Gardes et al. Mar 2006 A1
20060105496 Chen et al. May 2006 A1
20060108585 Gan et al. May 2006 A1
20060261446 Wood et al. Nov 2006 A1
20070020807 Geefay et al. Jan 2007 A1
20070069393 Asahi Mar 2007 A1
20070075317 Kato et al. Apr 2007 A1
20070121326 Nall et al. May 2007 A1
20070158746 Ohguro Jul 2007 A1
20070181992 Lake Aug 2007 A1
20070190747 Humpston et al. Aug 2007 A1
20070252481 Iwamoto et al. Nov 2007 A1
20070276092 Kanae et al. Nov 2007 A1
20080050852 Hwang et al. Feb 2008 A1
20080050901 Kweon et al. Feb 2008 A1
20080164528 Cohen et al. Jul 2008 A1
20080272497 Lake Nov 2008 A1
20080315372 Kuan et al. Dec 2008 A1
20090008714 Chae Jan 2009 A1
20090010056 Kuo et al. Jan 2009 A1
20090014856 Knickerbocker Jan 2009 A1
20090179266 Abadeer et al. Jul 2009 A1
20090261460 Kuan et al. Oct 2009 A1
20100012354 Hedin et al. Jan 2010 A1
20100029045 Ramanathan Feb 2010 A1
20100045145 Tsuda Feb 2010 A1
20100081232 Furman et al. Apr 2010 A1
20100081237 Wong et al. Apr 2010 A1
20100109122 Ding et al. May 2010 A1
20100127340 Sugizaki May 2010 A1
20100173436 Ouellet et al. Jul 2010 A1
20100200919 Kikuchi Aug 2010 A1
20110003433 Harayama et al. Jan 2011 A1
20110026232 Lin et al. Feb 2011 A1
20110036400 Murphy et al. Feb 2011 A1
20110062549 Lin Mar 2011 A1
20110068433 Kim et al. Mar 2011 A1
20110102002 Riehl et al. May 2011 A1
20110171792 Chang et al. Jul 2011 A1
20110272800 Chino Nov 2011 A1
20110272824 Pagaila Nov 2011 A1
20110294244 Hattori et al. Dec 2011 A1
20120003813 Chuang et al. Jan 2012 A1
20120068276 Lin et al. Mar 2012 A1
20120094418 Grama et al. Apr 2012 A1
20120098074 Lin et al. Apr 2012 A1
20120104495 Zhu et al. May 2012 A1
20120119346 Im et al. May 2012 A1
20120153393 Liang et al. Jun 2012 A1
20120168863 Zhu et al. Jul 2012 A1
20120256260 Cheng et al. Oct 2012 A1
20120292700 Khakifirooz et al. Nov 2012 A1
20120299105 Cai et al. Nov 2012 A1
20130001665 Zhu et al. Jan 2013 A1
20130015429 Hong et al. Jan 2013 A1
20130049205 Meyer Feb 2013 A1
20130099315 Zhu et al. Apr 2013 A1
20130105966 Kelkar et al. May 2013 A1
20130147009 Kim Jun 2013 A1
20130155681 Nall et al. Jun 2013 A1
20130196483 Dennard et al. Aug 2013 A1
20130200456 Zhu et al. Aug 2013 A1
20130280826 Scanlan et al. Oct 2013 A1
20130299871 Mauder et al. Nov 2013 A1
20140035129 Stuber et al. Feb 2014 A1
20140134803 Kelly et al. May 2014 A1
20140168014 Chih et al. Jun 2014 A1
20140197530 Meyer et al. Jul 2014 A1
20140210314 Bhattacharjee et al. Jul 2014 A1
20140252566 Kerr et al. Sep 2014 A1
20140252567 Carroll et al. Sep 2014 A1
20140264813 Lin et al. Sep 2014 A1
20140264818 Lowe, Jr. et al. Sep 2014 A1
20140306324 Costa et al. Oct 2014 A1
20140327003 Fuergut Nov 2014 A1
20140327150 Jung et al. Nov 2014 A1
20140346573 Adam et al. Nov 2014 A1
20150115416 Costa et al. Apr 2015 A1
20150130045 Tseng et al. May 2015 A1
20150235990 Cheng et al. Aug 2015 A1
20150235993 Cheng et al. Aug 2015 A1
20150243881 Sankman et al. Aug 2015 A1
20150255368 Costa Sep 2015 A1
20150262844 Meyer et al. Sep 2015 A1
20150279789 Mahajan et al. Oct 2015 A1
20150311132 Kuo et al. Oct 2015 A1
20150364344 Yu et al. Dec 2015 A1
20150380523 Hekmatshoartabari et al. Dec 2015 A1
20160002510 Champagne et al. Jan 2016 A1
20160079137 Leipold et al. Mar 2016 A1
20160093580 Scanlan et al. Mar 2016 A1
20160100489 Costa et al. Apr 2016 A1
20160126111 Leipold et al. May 2016 A1
20160126196 Leipold et al. May 2016 A1
20160155706 Yoneyama et al. Jun 2016 A1
20160284568 Morris et al. Sep 2016 A1
20160284570 Morris et al. Sep 2016 A1
20160343592 Costa et al. Nov 2016 A1
20160343604 Costa et al. Nov 2016 A1
20170032957 Costa et al. Feb 2017 A1
20170077028 Maxim et al. Mar 2017 A1
20170098587 Leipold et al. Apr 2017 A1
20170190572 Pan Jul 2017 A1
20170271200 Costa Sep 2017 A1
20170323804 Costa et al. Nov 2017 A1
20170323860 Costa et al. Nov 2017 A1
20170334710 Costa et al. Nov 2017 A1
20170358511 Costa et al. Dec 2017 A1
20180019184 Costa et al. Jan 2018 A1
20180019185 Costa et al. Jan 2018 A1
Foreign Referenced Citations (9)
Number Date Country
103811474 May 2014 CN
2996143 Mar 2016 EP
2006005025 Jan 2006 JP
2007227439 Sep 2007 JP
2008235490 Oct 2008 JP
2008279567 Nov 2008 JP
2009026880 Feb 2009 JP
2009530823 Aug 2009 JP
2007074651 Jul 2007 WO
Non-Patent Literature Citations (183)
Entry
Ali, K. Ben et al., “RF SOI CMOS Technology on Commercial Trap-Rich High Resistivity SOI Wafer,” 2012 IEEE International SOI Conference (SOI), Oct. 1-4, 2012, Napa, California, IEEE, 2 pages.
Anderson, D.R., “Thermal Conductivity of Polymers,” Sandia Corporation, Mar. 8, 1966, pp. 677-690.
Author Unknown, “96% Alumina, thick-film, as fired,” MatWeb, Date Unknown, date accessed Apr. 6, 2016, 2 pages, http://www.matweb.com/search/DataSheetaspx?MatGUID=3996a734395a4870a9739076918c4297&ckck=1.
Author Unknown, “CoolPoly D5108 Thermally Conductive Polyphenylene Sulfide (PPS),” Cool Polymers, Inc., Aug. 8, 2007, 2 pages.
Author Unknown, “CoolPoly D5506 Thermally Conductive Liquid Crystalline Polymer (LCP),” Cool Polymers, Inc., Dec. 12, 2013, 2 pages.
Author Unknown, “CoolPoly D-Series—Thermally Conductive Dielectric Plastics,” Cool Polymers, Retrieved Jun. 24, 2013, http://coolpolymers.com/dseries.asp, 1 page.
Author Unknown, “CoolPoly E2 Thermally Conductive Liquid Crystalline Polymer (LCP),” Cool Polymers, Inc., Aug. 8, 2007, http://www.coolpolymers.com/Files/DS/Datasheet_e2.pdf, 1 page.
Author Unknown, “CoolPoly E3605 Thermally Conductive Polyamide 4,6 (PA 4,6),” Cool Polymers, Inc., Aug. 4, 2007, 1 page, http://www.coolpolymers.com/Files/DS/Datasheet_e3605.pdf.
Author Unknown, “CoolPoly E5101 Thermally Conductive Polyphenylene Sulfide (PPS),” Cool Polymers, Inc., Aug. 27, 2007, 1 page, http://www.coolpolymers.com/Files/DS/Datasheet_e5101.pdf.
Author Unknown, “CoolPoly E5107 Thermally Conductive Polyphenylene Sulfide (PPS),” Cool Polymers, Inc., Aug. 8, 2007, 1 page, http://coolpolymers.com/Files/DS/Datasheet_e5107.pdf.
Author Unknown, “CoolPoly Selection Tool,” Cool Polymers, Inc., 2006, 1 page, http://www.coolpolymers.com/select.asp?Application=Substrates+%26+Electcronic_Packaging.
Author Unknown, “CoolPoly Thermally Conductive Plastics for Dielectric Heat Plates,” Cool Polymers, Inc., 2006, 2 pages, http://www.coolpolymers.com/heatplate.asp.
Author Unknown, “CoolPoly Thermally Conductive Plastics for Substrates and Electronic Packaging,” Cool Polymers, Inc., 2005, 1 page.
Author Unknown, “Electrical Properties of Plastic Materials,” Professional Plastics, Oct. 28, 2011, http://www.professionalplastics.com/professionalplastics/ElectricalPropertiesofPlastics.pdf, accessed Dec. 18, 2014, 4 pages.
Author Unknown, “Fully Sintered Ferrite Powders,” Powder Processing and Technology, LLC, Date Unknown, 1 page.
Author Unknown, “Heat Transfer,” Cool Polymers, Inc., 2006, http://www.coolpolymers.com/heattrans.html, 2 pages.
Author Unknown, “Hysol UF3808,” Henkel Corporation, Technical Data Sheet, May 2013, 2 pages.
Author Unknown, “PolyOne Therma-Tech™ LC-5000C TC LCP,” MatWeb, Date Unknown, date accessed Apr. 6, 2016, 2 pages, http://www.matweb.com/search/datasheettext.aspx?matguid=89754e8bb26148d083c5ebb05a0cbff1.
Author Unknown, “Sapphire Substrate,” from CRC Handbook of Chemistry and Physics, Date Unknown, 1 page.
Author Unknown, “Thermal Properties of Plastic Materials,” Professional Plastics, Aug. 21, 2010, http://www.professionalplastics.com/professionalplastics/ThermalPropertiesofPlasticMaterials.pdf, accessed Dec. 18, 2014, 4 pages.
Author Unknown, “Thermal Properties of Solids,” PowerPoint Presentation, No Date, 28 slides, http://www.phys.huji.ac.il/Phys_Hug/Lectures/77602/PHONONS_2_thermal.pdf.
Author Unknown, “Thermal Resistance & Thermal Conductance,” C-Therm Technologies Ltd., accessed Sep. 19, 2013, 4 pages, http://www.ctherm.com/products/tci_thermal_conductivity/helpful_links_tools/thermal_resistance_thermal_conductance/.
Author Unknown, “The Technology: AKHAN's Approach and Solution: The Miraj Diamond™ Platform,” 2015, accessed Oct. 9, 2016, http://www.akhansemi.com/technology.html#the-miraj-diamond-platform, 5 pages.
Beck, D., et al., “CMOS on FZ-High Resistivity Substrate for Monolithic Integration of SiGe-RF-Circuitry and Readout Electronics,” IEEE Transactions on Electron Devices, vol. 44, No. 7, Jul. 1997, pp. 1091-1101.
Botula, A., et al., “A Thin-Film SOI 180nm CMOS RF Switch Technology,” IEEE Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems, (SiRF '09), Jan. 2009, pp. 1-4.
Carroll, M., et al., “High-Resistivity SOI CMOS Cellular Antenna Switches,” Annual IEEE Compound Semiconductor Integrated Circuit Symposium, (CISC 2009), Oct. 2009, pp. 1-4.
Colinge, J.P., et al., “A Low-Voltage, Low-Power Microwave SOI MOSFET,” Proceedings of 1996 IEEE International SOI Conference, Oct. 1996, pp. 128-129.
Costa, J. et al., “Integrated MEMS Switch Technology on SOI-CMOS,” Proceedings of Hilton Head Workshop: A Solid-State Sensors, Actuators and Microsystems Workshop, Jun. 1-5, 2008, Hilton Head Island, SC, IEEE, pp. 900-903.
Costa, J. et al., “Silicon RFCMOS SOI Technology with Above-IC MEMS Integration for Front End Wireless Applications,” Bipolar/BiCMOS Circuits and Technology Meeting, 2008, BCTM 2008, IEEE, pp. 204-207.
Costa, J., “RFCMOS SOI Technology for 4G Reconfigurable RF Solutions,” Session WEC1-2, Proceedings of the 2013 IEEE International Microwave Symposium, 4 pages.
Esfeh, Babak Kazemi et al., “RF Non-Linearities from Si-Based Substrates,” 2014 International Workshop on Integrated Nonlinear Microwave and Millimetre-wave Circuits (INMMiC), Apr. 2-4, 2014, IEEE, 3 pages.
Finne, R. M. et al., “A Water-Amine-Complexing Agent System for Etching Silicon,” Journal of the Electrochemical Society, vol. 114, No. 9, Sep. 1967, pp. 965-970.
Gamble, H. S. et al., “Low-Loss CPW Lines on Surface Stabilized High-Resistivity Silicon,” IEEE Microwave and Guided Wave Letters, vol. 9, No. 10, Oct. 1999, pp. 395-397.
Huang, Xingyi, et al., “A Review of Dielectric Polymer Composites with High Thermal Conductivity,” IEEE Electrical Insulation Magazine, vol. 27, No. 4, Jul./Aug. 2011, pp. 8-16.
Joshi, V. et al., “MEMS Solutions in RF Applications,” 2013 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), Oct. 2013, IEEE, 2 pages.
Jung, Boo Yang, et al., “Study of FCMBGA with Low CTE Core Substrate,” 2009 Electronic Components and Technology Conference, May 2009, pp. 301-304.
Kerr, D.C., et al., “Identification of RF Harmonic Distortion on Si Substrates and Its Reduction Using a Trap-Rich Layer,” IEEE Topical Meeting on Silicon Monolithic Integrated Circuits in Rf Systems, (SiRF 2008), Jan. 2008, pp. 151-154.
Lederer, D., et al., “New Substrate Passivation Method Dedicated to HR SOI Wafer Fabrication with Increased Substrate Resistivity,” IEEE Electron Device Letters, vol. 26, No. 11, Nov. 2005, pp. 805-807.
Lederer, Dimitri et al., “Substrate loss mechanisms for microstrip and CPW transmission lines on lossy silicon wafers,” Solid-State Electronics, vol. 47, No. 11, Nov. 2003, pp. 1927-1936.
Lee, Kwang Hong et al., “Integration of III-V materials and Si-CMOS through double layer transfer process,” Japanese Journal of Applied Physics, vol. 54, Jan. 2015, pp. 030209-1 to 030209-5.
Lee, Tzung-Yin, et al., “Modeling of SOI FET for RF Switch Applications,” IEEE Radio Frequency Integrated Circuits Symposium, May 23-25, 2010, Anaheim, CA, IEEE, pp. 479-482.
Lu, J.Q., et al., “Evaluation Procedures for Wafer Bonding and Thinning of Interconnect Test Structures for 3D ICs,” Proceedings of the IEEE 2003 International Interconnect Technology Conference, Jun. 2-4, 2003, pp. 74-76.
Mamunya, YE.P., et al., “Electrical and Thermal Conductivity of Polymers Filled with Metal Powders,” European Polymer Journal, vol. 38, 2002, pp. 1887-1897.
Mansour, Raafat R., “RF MEMS-CMOS Device Integration,” IEEE Microwave Magazine, vol. 14, No. 1, Jan. 2013, pp. 39-56.
Mazuré, C. et al., “Advanced SOI Substrate Manufacturing,” 2004 IEEE International Conference on Integrated Circuit Design and Technology, 2004, IEEE, pp. 105-111.
Micak, R. et al., “Photo-Assisted Electrochemical Machining of Micromechanical Structures,” Proceedings of Micro Electro Mechanical Systems, Feb. 7-10, 1993, Fort Lauderdale, FL, IEEE, pp. 225-229.
Morris, Art, “Monolithic Integration of RF-MEMS within CMOS,” 2015 International Symposium on VLSI Technology, Systems and Application (VLSI-TSA), Apr. 27-29, 2015, IEEE, 2 pages.
Niklaus, F., et al., “Adhesive Wafer Bonding,” Journal of Applied Physics, vol. 99, No. 3, 031101 (2006), 28 pages.
Parthasarathy, S., et al., “RF SOI Switch FET Design and Modeling Tradeoffs for GSM Applications,” 2010 23rd International Conference on VLSI Design, (VLSID '10), Jan. 2010, pp. 194-199.
Raskin, J.P., et al., “Coupling Effects in High-Resistivity SIMOX Substrates for VHF and Microwave Applications,” Proceedings of 1995 IEEE International SOI Conference, Oct. 1995, pp. 62-63.
Raskin, Jean-Pierre et al., “Substrate Crosstalk Reduction Using SOI Technology,” IEEE Transactions on Electron Devices, vol. 44, No. 12, Dec. 1997, pp. 2252-2261.
Rong, B., et al., “Surface-Passivated High-Resistivity Silicon Substrates for RFICs,” IEEE Electron Device Letters, vol. 25, No. 4, Apr. 2004, pp. 176-178.
Sherman, Lilli M., “Plastics that Conduct Heat,” Plastics Technology Online, Jun. 2001, Retrieved May 17, 2016, http://www.ptonline.com/articles/plastics-that-conduct-heat, Gardner Business Media, Inc., 5 pages.
Tombak, A., et al., “High-Efficiency Cellular Power Amplifiers Based on a Modified LDMOS Process on Bulk Silicon and Silicon-On-Insulator Substrates with Integrated Power Management Circuitry,” IEEE Transactions on Microwave Theory and Techniques, vol. 60, No. 6, Jun. 2012, pp. 1862-1869.
Yamanaka, A., et al., “Thermal Conductivity of High-Strength Polyetheylene Fiber and Applications for Cryogenic Use,” International Scholarly Research Network, ISRN Materials Science, vol. 2011, Article ID 718761, May 25, 2011, 10 pages.
Non-Final Office Action for U.S. Appl. No. 13/852,648, dated Jul. 18, 2013, 20 pages.
Final Office Action for U.S. Appl. No. 13/852,648, dated Nov. 26, 2013, 21 pages.
Applicant-Initiated Interview Summary for U.S. Appl. No. 13/852,648, dated Jan. 27, 2014, 4 pages.
Advisory Action for U.S. Appl. No. 13/852,648, dated Mar. 7, 2014, 4 pages.
Notice of Allowance for U.S. Appl. No. 13/852,648, dated Jun. 16, 2014, 9 pages.
Notice of Allowance for U.S. Appl. No. 13/852,648, dated Sep. 26, 2014, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/852,648, dated Jan. 22, 2015, 8 pages.
Non-Final Office Action for U.S. Appl. No. 13/852,648, dated Jun. 24, 2015, 20 pages.
Final Office Action for U.S. Appl. No. 13/852,648, dated Oct. 22, 2015, 20 pages.
Non-Final Office Action for U.S. Appl. No. 13/852,648, dated Feb. 19, 2016, 12 pages.
Final Office Action for U.S. Appl. No. 13/852,648, dated Jul. 20, 2016, 14 pages.
Non-Final Office Action for U.S. Appl. No. 14/315,765, dated Jan. 2, 2015, 6 pages.
Final Office Action for U.S. Appl. No. 14/315,765, dated May 11, 2015, 17 pages.
Advisory Action for U.S. Appl. No. 14/315,765, dated Jul. 22, 2015, 3 pages.
Non-Final Office Action for U.S. Appl. No. 14/260,909, dated Mar. 20, 2015, 20 pages.
Final Office Action for U.S. Appl. No. 14/260,909, dated Aug. 12, 2015, 18 pages.
Non-Final Office Action for U.S. Appl. No. 14/261,029, dated Dec. 5, 2014, 15 pages.
Notice of Allowance for U.S. Appl. No. 14/261,029, dated Apr. 27, 2015, 10 pages.
Corrected Notice of Allowability for U.S. Appl. No. 14/261,029, dated Nov. 17, 2015, 5 pages.
Non-Final Office Action for U.S. Appl. No. 14/529,870, dated Feb. 12, 2016, 14 pages.
Notice of Allowance for U.S. Appl. No. 14/529,870, dated Jul. 15, 2016, 8 pages.
Non-Final Office Action for U.S. Appl. No. 15/293,947, dated Apr. 7, 2017, 12 pages.
Notice of Allowance for U.S. Appl. No. 15/293,947, dated Aug. 14, 2017, 7 pages.
Non-Final Office Action for U.S. Appl. No. 14/715,830, dated Apr. 13, 2016, 16 pages.
Final Office Action for U.S. Appl. No. 14/715,830, dated Sep. 6, 2016, 13 pages.
Advisory Action for U.S. Appl. No. 14/715,830, dated Oct. 31, 2016, 6 pages.
Notice of Allowance for U.S. Appl. No. 14/715,830, dated Feb. 10, 2017, 8 pages.
Notice of Allowance for U.S. Appl. No. 14/715,830, dated Mar. 2, 2017, 8 pages.
Non-Final Office Action for U.S. Appl. No. 141851,652, dated Oct. 7, 2016, 10 pages.
Notice of Allowance for U.S. Appl. No. 14/851,652, dated Apr. 11, 2017, 9 pages.
Corrected Notice of Allowance for U.S. Appl. No. 14/851,652, dated Jul. 24, 2017, 6 pages.
Corrected Notice of Allowance for U.S. Appl. No. 14/851,652, dated Sep. 6, 2017, 5 pages.
Notice of Allowance for U.S. Appl. No. 14/959,129, dated Oct. 11, 2016, 8 pages.
Non-Final Office Action for U.S. Appl. No. 15/173,037, dated Jan. 10, 2017, 8 pages.
Final Office Action for U.S. Appl. No. 15/173,037, dated May 2, 2017, 13 pages.
Advisory Action for U.S. Appl. No. 15/173,037, dated Jul. 20, 2017, 3 pages.
Notice of Allowance for U.S. Appl. No. 15/173,037, dated Aug. 9, 2017, 7 pages.
Non-Final Office Action for U.S. Appl. No. 15/085,185, dated Feb. 15, 2017, 10 pages.
Non-Final Office Action for U.S. Appl. No. 15/085,185, dated Jun. 6, 2017, 5 pages.
Non-Final Office Action for U.S. Appl. No. 15/229,780, dated Jun. 30, 2017, 12 pages.
Non-Final Office Action for U.S. Appl. No. 15/262,457, dated Aug. 7, 2017, 10 pages.
Notice of Allowance for U.S. Appl. No. 15/408,560, dated Sep. 25, 2017, 8 pages.
Notice of Allowance for U.S. Appl. No. 15/287,202, dated Aug. 25, 2017, 11 pages.
Non-Final Office Action for U.S. Appl. No. 15/353,346, dated May 23, 2017, 15 pages.
Notice of Allowance for U.S. Appl. No. 15/353,346, dated Sep. 25, 2017, 9 pages.
Notice of Allowance for U.S. Appl. No. 15/287,273, dated Jun. 30, 2017, 8 pages.
Corrected Notice of Allowability for U.S. Appl. No. 15/287,273, dated Jul. 21, 2017, 5 pages.
Supplemental Notice of Allowability for U.S. Appl. No. 15/287,273, dated Sep. 7, 2017, 5 pages.
Extended European Search Report for European Patent Application No. 15184861.1, dated Jan. 25, 2016, 6 pages.
Office Action of the Intellectual Property Office for Taiwanese Patent Application No. 104130224, dated Jun. 15, 2016, 9 pages.
Non-Final Office Action for U.S. Appl. No. 14/885,202, dated Apr. 14, 2016, 5 pages.
Final Office Action for U.S. Appl. No. 14/885,202, dated Sep. 27, 2016, 7 pages.
Advisory Action for U.S. Appl. No. 14/885,202, dated Nov. 29, 2016, 3 pages.
Notice of Allowance for U.S. Appl. No. 14/885,202, dated Jan. 27, 2017, 7 pages.
Notice of Allowance for U.S. Appl. No. 14/885,202, dated Jul. 24, 2017, 8 pages.
Notice of Allowance for U.S. Appl. No. 14/885,243, dated Aug. 31, 2016, 8 pages.
Non-Final Office Action for U.S. Appl. No. 12/906,689, dated May 27, 2011, 13 pages.
Non-Final Office Action for U.S. Appl. No. 12/906,689, dated Nov. 4, 2011, 20 pages.
Search Report for Japanese Patent Application No. 2011-229152, dated Feb. 22, 2013, 58 pages.
Office Action for Japanese Patent Application No. 2011-229152, dated May 10, 2013, 7 pages.
Final Rejection for Japanese Patent Application No. 2011-229152, dated Oct. 25, 2013, 2 pages.
International Search Report and Written Opinion for PCT/US2016/045809, dated Oct. 7, 2016, 11 pages.
Non-Final Office Action for U.S. Appl. No. 15/652,867, dated Oct. 10, 2017, 5 pages.
Bernheim et al., “Chapter 9: Lamination,” Tools and Manufacturing Engineers Handbook (book), Apr. 1, 1996, Society of Manufacturing Engineers, p. 9-1.
Fillion R. et al., “Development of a Plastic Encapsulated Multichip Technology for High Volume, Low Cost Commercial Electronics,” Electronic Components and Technology Conference, vol. 1, May 1994, IEEE, 5 pages.
Henawy, Mahmoud AL et al., “New Thermoplastic Polymer Substrate for Microstrip Antennas at 60 GHz,” German Microwave Conference, Mar. 15-17, 2010, Berlin, Germany, IEEE, pp. 5-8.
International Search Report and Written Opinion for PCT/US2017/046744, dated Nov. 27, 2017, 17 pages.
International Search Report and Written Opinion for PCT/US2017/046758, dated Nov. 16, 2017, 19 pages.
International Search Report and Written Opinion for PCT/US2017/046779, dated Nov. 29, 2017, 17 pages.
Non-Final Office Action for U.S. Appl. No. 15/616,109, dated Oct. 23, 2017, 16 pages.
Corrected Notice of Allowability for U.S. Appl. No. 14/851,652, dated Oct. 20, 2017, 5 pages.
Final Office Action for U.S. Appl. No. 15/262,457, dated Dec. 19, 2017, 12 pages.
Supplemental Notice of Allowability and Applicant-Initiated Interview Summary for U.S. Appl. No. 15/287,273, dated Oct. 18, 2017, 6 pages.
Supplemental Notice of Allowability for U.S. Appl. No. 15/287,273, dated Nov. 2, 2017, 5 pages.
Non-Final Office Action for U.S. Appl. No. 15/491,064, dated Jan. 2, 2018, 9 pages.
Notice of Allowance for U.S. Appl. No. 14/872,910, dated Nov. 17, 2017, 11 pages.
Notice of Allowance for U.S. Appl. No. 15/648,082, dated Nov. 29, 2017, 8 pages.
Non-Final Office Action for U.S. Appl. No. 15/652,826, dated Nov. 3, 2017, 5 pages.
Notice of Allowance for U.S. Appl. No. 15/229,780, dated Oct. 3, 2017, 7 pages.
U.S. Appl. No. 14/261,029, filed Apr. 24, 2014; now U.S. Pat. No. 9,214,337.
U.S. Appl. No. 14/529,870, filed Oct. 31, 2014; now U.S. Pat. No. 9,583,414.
U.S. Appl. No. 15/293,947, filed Oct. 14, 2016.
U.S. Appl. No. 14/715,830, filed May 19, 2015.
U.S. Appl. No. 14/851,652, filed Sep. 11, 2015.
U.S. Appl. No. 14/872,910, filed Oct. 1, 2015.
U.S. Appl. No. 14/885,202, filed Oct. 16, 2015.
U.S. Appl. No. 14/885,243, filed Oct. 16, 2015; now U.S. Pat. No. 9,530,709.
U.S. Appl. No. 15/387,855, filed Dec. 22, 2016.
U.S. Appl. No. 14/959,129, filed Dec. 4, 2015, now U.S. Pat. No. 9,613,831.
U.S. Appl. No. 15/173,037, filed Jun. 3, 2016.
U.S. Appl. No. 15/648,082, filed Jul. 12, 2017.
U.S. Appl. No. 15/229,780, filed Aug. 5, 2016.
U.S. Appl. No. 15/262,457, filed Sep. 12, 2016.
U.S. Appl. No. 15/408,560, filed Jan. 18, 2017.
U.S. Appl. No. 15/287,202, filed Oct. 6, 2016.
U.S. Appl. No. 15/601,858, filed May 22, 2017.
U.S. Appl. No. 15/353,346, filed Nov. 16, 2016.
U.S. Appl. No. 15/652,826, filed Jul. 18, 2017.
U.S. Appl. No. 15/287,273, filed Oct. 6, 2016.
U.S. Appl. No. 15/676,415, filed Aug. 14, 2017.
U.S. Appl. No. 15/676,693, filed Aug. 14, 2017.
U.S. Appl. No. 15/498,040, filed Apr. 26, 2017.
U.S. Appl. No. 15/652,867, filed Jul. 18, 2017.
U.S. Appl. No. 15/789,107, filed Oct. 20, 2017.
U.S. Appl. No. 15/491,064, filed Apr. 19, 2017.
U.S. Appl. No. 15/695,579, filed Sep. 5, 2017.
U.S. Appl. No. 15/695,629, filed Sep. 5, 2017.
International Preliminary Report on Patentability for PCT/US2016/045809, dated Feb. 22, 2018, 8 pages.
Non-Final Office Action for U.S. Appl. No. 15/795,915, dated Feb. 23, 2018, 6 pages.
Non-Final Office Action for U.S. Appl. No. 15/387,855, dated Jan. 16, 2018, 7 pages.
Advisory Action and Applicant-Initiated Interview Summary for U.S. Appl. No. 15/262,457, dated Feb. 28, 2018, 5 pages.
Supplemental Notice of Allowability for U.S. Appl. No. 15/287,273, dated Jan. 17, 2018, 5 pages.
Supplemental Notice of Allowability for U.S. Appl. No. 15/287,273, dated Feb. 23, 2018, 5 pages.
Notice of Allowance for U.S. Appl. No. 15/498,040, dated Feb. 20, 2018, 8 pages.
Non-Final Office Action for U.S. Appl. No. 15/676,415, dated Mar. 27, 2018, 14 pages.
Final Office Action for U.S. Appl. No. 15/616,109, dated Apr. 19, 2018, 18 pages.
Notice of Allowance for U.S. Appl. No. 15/795,915, dated Jun. 15, 2018, 7 pages.
Non-Final Office Action for U.S. Appl. No. 15/262,457, dated Apr. 19, 2018, 10 pages.
Notice of Allowance for U.S. Appl. No. 15/491,064, dated Apr. 30, 2018, 9 pages.
Non-Final Office Action for U.S. Appl. No. 15/601,858, dated Jun. 26, 2018, 12 pages.
Notice of Allowance for U.S. Appl. No. 15/616,109, dated Jul. 2, 2018, 7 pages.
Notice of Allowance for U.S. Appl. No. 15/789,107, dated May 18, 2018, 8 pages.
Non-Final Office Action for U.S. Appl. No. 15/676,693, dated May 3, 2018, 14 pages.
Final Office Action for U.S. Appl. No. 15/387,855, dated May 24, 2018, 9 pages.
Notice of Allowance for U.S. Appl. No. 15/695,629, dated Jul. 11, 2018, 12 pages.
Notice of Allowance for U.S. Appl. No. 15/387,855, dated Aug. 10, 2018, 7 pages.
Notice of Allowance for U.S. Appl. No. 15/676,693, dated Jul. 20, 2018, 8 pages.
Notice of Allowance for U.S. Appl. No. 15/914,538, dated Aug. 1, 2018, 9 pages.
Related Publications (1)
Number Date Country
20180047653 A1 Feb 2018 US
Provisional Applications (3)
Number Date Country
62374332 Aug 2016 US
62374439 Aug 2016 US
62374318 Aug 2016 US