Claims
- 1. A memory circuit, comprising:a single polysilicon EEPROM cell having a drain line; a margin test mode pull-up source device comprising two pull-up sources connected to said drain line, said margin test mode pull-up source device configured to produce an erase margin voltage of above 0 V in said EEPROM cell; a sensor connected to said drain line configured to determine said erase margin voltage.
- 2. A memory circuit, comprising:a single polysilicon EEPROM cell having a source line and a drain line; a voltage control device comprising a transistor having a voltage control drain connected to the source line of the cell and a voltage control source connected to a node to which a p-channel transistor gate and an n-channel transistor gate are connected, connected to said source line, said voltage control device configured to produce an erase margin voltage of above 0 V in said EEPROM cell; a sensor connected to said drain line configured to determine said erase margin voltage.
- 3. The memory circuit of claim 1, wherein said margin test mode pull-up source device comprises an inverter.
- 4. The memory circuit of claim 1, wherein said margin test mode pull-up source device comprises:a p-channel transistor gate; an inverter controlling said gate; and a source line for said gate connected to VCC.
- 5. The memory circuit of claim 2, wherein said voltage control device comprises a voltage control circuit configured to raise the source line bias voltage.
- 6. The memory circuit of claim 5, wherein said voltage control circuit is further configured to raise the control gate bias.
- 7. The memory circuit of claim 2, wherein said p-channel transistor and said n-channel transistor also have drains connected together and to the node.
- 8. The memory circuit of claim 7, wherein said p-channel transistor has a source connected to VCC, and said n-channel transistor has a source connected to ground.
- 9. A memory circuit, comprising:a single polysilicon EEPROM cell having a source line and a drain line; a device connected to one of said drain line and said source line configured to produce an erase margin voltage of above 0 V in said EEPROM cell, the device selected from the group consisting of a margin test mode pull-up source device comprising two pull-up sources connected to said drain line and a voltage control device comprising a transistor having a voltage control drain connected to the source line of the cell and a voltage control source connected to a node to which a p-channel transistor gate and an n-channel transistor gate are connected, connected to said source line; a sensor connected to said drain line configured to determine said erase margin voltage.
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a Divisional application of prior application Ser. No. 08/995,873 filed on Dec. 22, 1997 U.S. Pat. No. 6,268,623, the disclosure of which is incorporated herein by reference.
This application claims the benefit of the filing date of Provisional Application Serial No. 60/041,026, entitled APPARATUS AND METHOD FOR MARGIN TESTING SINGLE POLYSILICON PROCESS EEPROM CELLS, filed Mar. 20, 1997.
US Referenced Citations (21)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 582 319 |
Feb 1994 |
EP |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/041026 |
Mar 1997 |
US |