In semiconductor devices, there is continuous pressure in industry to reduce component dimensions and fit more components in a given amount of chip area. As dimensions shrink, numerous technical hurdles become more significant.
In many electronic systems, particularly in mobile systems, there may be competing goals of increasing device speed versus decreasing power consumption. It is desirable to provide reduced power consumption without sacrificing speed. Improved electronic systems are desired to meet these and other challenges with efficient manufacturing processes.
In the following detailed description of various embodiments of the invention, reference is made to the accompanying drawings that form a part hereof and in which are shown, by way of illustration, specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made.
Integrated circuits (ICs) may include many devices and circuit members that are formed on a single semiconductor die. The current trends in IC technology are towards faster and more complicated circuits. However, as more complex ICs are manufactured, various speed-related problems become more apparent. This is especially true when ICs having different functions are used to create electronic systems, for example, computing systems including processor and memory ICs, where different ICs are electrically connected by a network of global interconnects. As global interconnects become longer and more numerous in electronic systems, resistive-capacitive (RC) delay and power consumption, as well as system performance, tend to become limiting factors.
One proposed solution to these problems is three-dimensional (3-D) integration or packaging technology. 3-D integration refers to the vertical stacking of multiple dice (e.g., chips) including ICs within a package. In some 3-D integration technology, multiple dice are coupled (e.g., electrically connected) using through silicon vias (TSVs) that form vertical connectors or 3-D conductive structures. TSVs extend (at least partially) through a thickness of one or more of the dice and may be aligned when the die are stacked to provide electrical communication among the ICs in the stack. Such TSVs are often formed of a conductive material, such as aluminum or copper. 3-D integration typically results in a reduction of the packaged IC's footprint as well as a reduction in power consumption, and an increase in performance.
In many electronic systems, including mobile systems, there may be competing goals of increasing device speed and decreasing power consumption. It is sometimes desirable to provide reduced power consumption without sacrificing speed. In some cases, efficient manufacturing processes may be used to help achieve these goals.
Referring to
One or more of the first to fourth dice 110a-110d may include an IC array 112, a transceiver 114, first interconnect lines 116, second interconnect lines 118 and landing pads 130a-130d. Each of the dice 110a-110c, may also include vias 120a-120c (
In silicon examples, the via may be termed a TSV. Although the term TSV refers to dice formed from silicon, one of ordinary skill in the art, having the benefit of the present disclosure, will recognize that other semiconductor materials may be used in fabricating dice, and the term TSV applies to other vertical connectors or 3-D conductive structures that pass at least partially through dice of different materials. In one example, as illustrated in
The IC array 112 may include one or more integrated circuits, including, but not limited to, one or more memory cells (for example, volatile and/or non-volatile memory cells) and one or more processors. In one example, one or more of the dice 110a-110d comprises a memory die. Examples of memory dice include dynamic random access memory (DRAM) dice, static random access memory (SRAM) dice, flash memory dice, resistive random access memory (RRAM) dice etc. 3-D memory configurations using DRAM configurations are advantageous in complex processing operations due to their relative high access and programming speed.
In one example, one or more of the dice 110a-110d includes a logic die. One example of a logic die includes a die including processing circuitry, addressing circuitry, or other memory management circuitry. In one example, a logic die does not include a memory array. One example of a 3-D IC device 100 includes a number of stacked memory dice and a single logic die (which may or may not be stacked with the memory dice). In one example, the logic die is located on the edge of the stack of dice, such as to provide easier access to the logic die.
The first interconnect lines 116 provide data paths between the IC array 112 and the transceiver 114 on a respective one of the dice 110a-110d. The second interconnect lines 118 provide data paths between the transceiver 114 and the landing pads 130a-130d of a respective one of the dice 110a-110d.
The vias 120a-120c provide communication paths between the landing pads 130a-130d of dice 110a-110d that are stacked immediately next to each other, thereby completing parts of data paths between the IC arrays 112 on the two dice. In certain cases, the vias 120a-120c of two or more dice 110a-110d that are stacked over one another are aligned in series, and can together provide serial data paths among the two or more dice.
A number of vias 302 are illustrated. Each via 302 corresponds to a die 307 in a stack of semiconductor dice, similar to the stack of dice 110a-110d shown in
The example of
In one example, a plurality of pre-drivers 314 are associated with a corresponding plurality of drivers 312, in a one-to-one correspondence. In another example, one pre-driver is associated with a plurality of drivers. For example,
Configurations with a plurality of drivers that correspond to a single via provide flexibility in driving signals in stacks of different numbers of dice. For example, in order to drive a signal in an eight die stack, a driver may be configured to provide enough power to drive the signal through at least seven dice to ensure that the largest possible distance is covered. However, if the same driver configuration is used in a four die stack, the additional power capability is wasted. A lower power configuration can thus provide power savings in a four die stack. Configurations such as
For example,
In one example, the die 406 is substantially identical to die 306 from
Returning to
In one example, the drivers 312 are substantially equal in size. For example a single driver may be used to drive a signal in a four die stack, and an additional second driver of substantially equal size may be added to the first driver to provide the capability to drive the signal in an eight die stack. In another example, the drivers are not substantially equal in size. For example a single driver may be used to drive a signal in a two die stack, and an additional second driver of greater size may be added to provide the capability to drive the signal in an eight die stack.
In one example the plurality of drivers may be in one die within the stack of dice. The die with the plurality of drivers may be a logic die coupled to a plurality of memory dice. In other examples, each die in the stack of dice includes a plurality of drivers as described in embodiments above. One advantage of including a plurality of drivers in each die includes manufacturing efficiency. One physical die configuration can be manufactured, and later electrically configured to use one or more drivers in a plurality of drivers to efficiently power any selected number of dice in a 3-D stacked configuration.
The configuration of
As used herein, the term “apparatus” is used to refer to a variety of structures and configurations, including, without limitation, systems, devices, circuitry, chip assemblies, etc. An embodiment of an apparatus such as a computer is included in
In this example, apparatus 800 comprises a data processing system that includes a system bus 802 to couple the various components of the system. System bus 802 provides communications links among the various components of the information handling system 800 and may be implemented as a single bus, as a combination of busses, or in any other suitable manner.
Chip assembly 804 is coupled to the system bus 802. Chip assembly 804 may include any circuit or operably compatible combination of circuits. In one embodiment, chip assembly 804 includes a processor 806 that can be of any type. As used herein, “processor” means any type of computational circuit such as, but not limited to, a microprocessor, a microcontroller, a graphics processor, a digital signal processor (DSP), or any other type of processor or processing circuit. Multiple processors such as “multi-core” devices are also within the scope of embodiments of the invention.
In one embodiment, a memory device 807, such as a 3-D semiconductor device described in embodiments above, is included in the chip assembly 804. Those of ordinary skill in the art will recognize that a wide variety of memory device configurations may be used in the chip assembly 804. Acceptable types of memory chips include, but are not limited to, Dynamic Random Access Memory (DRAMs) such as SDRAMs, SLDRAMs, RRAMs and other DRAMs. Memory chip 807 can also include non-volatile memory such as NAND memory or NOR memory.
In one embodiment, additional logic chips 808 other than processor chips are included in the chip assembly 804. An example of a logic chip 808 other than a processor includes an analog to digital converter. Other circuits on logic chips 808 such as custom circuits, an application-specific integrated circuit (ASIC), etc. are also included in one embodiment of the invention.
Apparatus 800 may also include an external memory 811, which in turn can include one or more memory elements suitable to the particular application, such as one or more hard drives 812, and/or one or more drives that handle removable media 813 such as floppy diskettes, compact disks (CDs), digital video disks (DVDs), and the like. A memory constructed as described in examples above is included in the apparatus 800.
Apparatus 800 may also include a display device 809 such as a monitor, additional peripheral components 810, such as speakers, etc. and a keyboard and/or controller 814, which can include a mouse, or any other device that permits a system user to input information into and receive information from the apparatus 800.
While a number of embodiments of the invention are described, the above lists are not intended to be exhaustive. Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiment shown. This application is intended to cover any adaptations or variations of the present invention. It is to be understood that the above description is intended to be illustrative and not restrictive. Combinations of the above embodiments, and other embodiments, will be apparent to those of skill in the art upon studying the above description.
This application is a continuation of U.S. application Ser. No. 14/083,100, filed Nov. 18, 2013, which is a continuation of U.S. application Ser. No. 13/431,674, filed Mar. 27, 2012, now issued as U.S. Pat. No. 8,587,340, all which are incorporated herein by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
6255899 | Bertin et al. | Jul 2001 | B1 |
7129567 | Kirby et al. | Oct 2006 | B2 |
7796446 | Ruckerbauer et al. | Sep 2010 | B2 |
8587340 | Lin | Nov 2013 | B2 |
8836395 | Lin | Sep 2014 | B2 |
20040121563 | Farnworth et al. | Jun 2004 | A1 |
20080142959 | Demulder et al. | Jun 2008 | A1 |
20100060310 | Laisne et al. | Mar 2010 | A1 |
20100121994 | Kim et al. | May 2010 | A1 |
20100127758 | Hollis | May 2010 | A1 |
20110006391 | Lee et al. | Jan 2011 | A1 |
20110110064 | Foster, Sr. et al. | May 2011 | A1 |
20110161748 | Casper | Jun 2011 | A1 |
20110260331 | Lee | Oct 2011 | A1 |
20120248438 | Lung et al. | Oct 2012 | A1 |
20130257489 | Lin | Oct 2013 | A1 |
20140070860 | Lin | Mar 2014 | A1 |
Number | Date | Country |
---|---|---|
1574356 | Feb 2005 | CN |
1734669 | Feb 2006 | CN |
101060010 | Oct 2007 | CN |
102376356 | Mar 2012 | CN |
102386172 | Mar 2012 | CN |
104285254 | Jan 2015 | CN |
1006657 | Jun 2000 | EP |
2831876 | Feb 2015 | EP |
01125678 | May 1989 | JP |
07170171 | Jul 1995 | JP |
10312230 | Nov 1998 | JP |
2007293982 | Nov 2007 | JP |
1020100105040 | Sep 2010 | KR |
200713266 | Apr 2007 | TW |
201130230 | Sep 2011 | TW |
201403616 | Jan 2014 | TW |
WO-2011115648 | Sep 2011 | WO |
WO-2013148199 | Oct 2013 | WO |
Entry |
---|
“International Application Serial No. PCT/US2013/030900, International Search Report mailed Jun. 24, 2013”, 3 pgs. |
“International Application Serial No. PCT/US2013/030900, Written Opinion mailed Jun. 24, 2013”, 5 pgs. |
You, Jhih-Wei, et al., “Performance Characterization of TSV in 3D IC via Sensitivity Analysis”, 2010 19th IEEE Asian Test Symposium, (2010), 389-394. |
“European Application Serial No. 13769265.3 Response filed May 13, 2015 to Communication pursuant to Rules 161 and 162 EPC mailed Nov. 5, 2014”, With the pending claims, 6 pgs. |
“International Application Serial No. PCT/US2013/030900, International Preliminary Report on Patentability mailed Oct. 9, 2014”, 7 pgs. |
“Chinese Application Serial No. 201380018180.X, Office Action mailed Jul. 16, 2015”, 9 pgs. |
“Chinese Application Serial No. 201380018180.X, Office Action mailed Dec. 16, 2015”, 23 pgs. |
“Chinese Application Serial No. 201380018180.X, Response filed Feb. 29, 2016 to Office Action mailed Dec. 16, 2015”, with English translation of claims, 13 pgs. |
“Chinese Application Serial No. 201380018180.X, Response filed Nov. 6, 2015 to Office Action mailed Jul. 16, 2015”, 12 pgs. |
“European Application Serial No. 13769265.3, Extended European Search Report mailed Oct. 12, 2015”, 8 pgs. |
“Interstratum Connection Design Considerations for Cost-Effective 3-D System Integration”, IEEE Transactions on Very Large Scale Technical Fields Integration (VLSI) System, (Mar. 1, 2010), 450-460. |
Jhih-Wei, “Performance Characterization of TSV in 3D IC via Sensitivity Analysis”, 2010 19th IEEE Asian Test Symposium, (Dec. 1, 2010), 389-391 pgs. |
“Chinese Application Serial No. 201380018180.X, Amendment filed Apr. 23, 2015”, W/ English Claims. |
“Japanese Application Serial No. 2015-503274, Office Action mailed Aug. 30, 16”, 17 pgs. |
“Japanese Application Serial No. 2015-503274, Response filed May 26, 2016 to Office Action mailed May 10, 2016”, (English Translation of Claims), 10 pgs. |
Number | Date | Country | |
---|---|---|---|
20150137866 A1 | May 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14083100 | Nov 2013 | US |
Child | 14486802 | US |