Claims
- 1. A multilayer baseboard for mounting a plurality of integrated circuit chips thereto, comprising:
- a baseboard constructed of a semiconductor material, having a planar face and having a plurality of elongate channels formed therein, each for holding an edge portion of an integrated circuit chip;
- a plurality of contact pads formed adjacent each said channel for providing electrical connection to the integrated circuit chip held therein;
- at least two layers of electrically isolated conductor lines, each layer including at least one conductor line; and
- a plurality of vertically disposed conductor lines, selected ones of said vertically disposed conductor lines connecting selected ones of said contact pads adjacent one of said channel with selected ones of said conductor lines in said at least two layers.
- 2. The multilayer baseboard of claim 1 wherein said plurality of vertically disposed conductor lines interconnect desired conductor lines of one layer with conductor lines of another layer.
- 3. The multilayer baseboard of claim 1 wherein said conductor lines comprise doped polycrystalline silicon.
- 4. The multilayer baseboard of claim 2 further including a layer of thermally conductive material disposed adjacent at least one layer of conductor lines.
- 5. The multilayer baseboard of claim 4 wherein said thermally conductive material is disposed between layers of said conductor lines.
- 6. The multilayer baseboard of claim 5 wherein said thermally conductive material is electrically conductive, and further including means for insulating said interconnecting means from said electrically conductive material.
- 7. The multilayer baseboard of claim 1 wherein selected ones of said conductor lines in said at least two layers are further connected so as to connect desired contact pads adjacent one of said channels with desired contact pads adjacent another one of said channels.
- 8. The multilayer baseboard of claim 1 and further comprising a connector pad located on said planar face adjacent an edge of said baseboard and wherein selected ones of said conductor lines in said at least two layers and selected ones of said vertically disposed conductor lines are interconnected such that said vertically disposed conductor lines are interconnected such that said conductor pad is connected to at least one of said contact pads.
RELATED APPLICATION
"High Density Micropackage for IC Chips", by Pallab K. Chatterjee, filed concurrently herewith, Ser. No. 892,224, now U.S. Pat. No. 4,695,872. This is a continuation, of U.S. application Ser. No. 06/893,770, filed Aug. 1, 1986, now U.S. Pat. No. 4,922,398.
US Referenced Citations (17)
Non-Patent Literature Citations (1)
| Entry |
| Henle, "Vertical Chip Packaging", IBM Technical Disclosure Bulletin, vol. 20, No. 11A, (Apr. 1978), pp.4339-4340. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
893770 |
Aug 1986 |
|