The present disclosure relates to interconnections, and more particularly to bump structures for electrically interconnecting components such as in interconnecting focal plane array components.
Fine pitch, large format focal plane arrays (FPAs), require small interconnect bumps with large height to diameter ratios and minimum lateral expansion after hybridization. The size and height to diameter ratio make the alignment difficult when interconnecting components with traditional techniques. Additionally, lateral expansion of the bumps affects the pressing process and manufacturing yield. As a result, lateral expansion limits the pitch size.
The conventional techniques have been considered satisfactory for their intended purpose. However, there is an ever present need for improved bump structures for interconnecting components like focal plane arrays. This disclosure provides a solution for this problem.
A method of forming bump structures for interconnecting components includes dry etching a layer of insulating material to create a pattern for bump structures. A seed layer is deposited on the insulating material over the pattern. The seed layer is patterned with a photo resist material. The method also includes forming bump structures over the seed layer and the photo resist material with a plating material to form bump structures in the pattern, wherein the bump structures are isolated from one another.
The method can include removing the photo resist material after forming bump structures over the seed layer and the photo resist material. Removing the photo resist material can include leaving the bump structures seated in a seat of the seed layer, wherein the seed layer is recessed below the insulating material to provide a gap between the bump structures and the insulating material. The method can also include pressing the bump structures and laterally expanding the bump structures into the gap to keep the bump structures from electrically short circuiting with one another.
Dry etching a layer of insulating material can include patterning the initial layer of photo resist material, dry etching a dielectric layer deposited between the insulating material and the initial layer of photo resist material, and the insulating material to create the pattern for bump structures. Depositing the seed layer can include depositing the seed layer over the dielectric layer, over a wafer supporting the insulating material, and over the insulating material. The seed layer can be deposited on the wafer at a base portion of the pattern, wherein the seed layer is deposited on the dielectric layer at a surface of the pattern opposite of the base portion, and wherein the seed layer is deposited on the insulating material in sidewalls of the pattern. The pattern can include holes for accommodating the bump structure, wherein forming bump structures over the seed layer and the photo resist material with a plating material includes depositing plating material only in the holes. Forming bump structures over the seed layer and the photo resist material with a plating material can include plating with a plating material including at least one of copper or indium.
A system includes a layer of insulating material with holes therein. A seed layer is seated within the holes, wherein the seed layer is recessed below a surface of the insulate material. A respective bump structure is seated in the seed layer of each hole. The bump structures can be on one of a photodiode array (PDA) or a read-out integrated circuit (ROIC), e.g., wherein the PDA and ROIC are joined together by the bump structures. The PDA and ROIC can define a plurality of pixels, wherein the plurality of pixels have a pitch size, wherein the pitch size is less than 10 μm. The bump structures can each have a diameter less than 5 um. The bump structures can each have a height to diameter ratio of greater than 1:1.
These and other features of the systems and methods of the subject disclosure will become more readily apparent to those skilled in the art from the following detailed description of the preferred embodiments taken in conjunction with the drawings.
So that those skilled in the art to which the subject disclosure appertains will readily understand how to make and use the devices and methods of the subject disclosure without undue experimentation, preferred embodiments thereof will be described in detail herein below with reference to certain figures, wherein:
Reference will now be made to the drawings wherein like reference numerals identify similar structural features or aspects of the subject disclosure. For purposes of explanation and illustration, and not limitation, a partial view of an exemplary embodiment of a system in accordance with the disclosure is shown in
System 100 is shown in
The initial photo resist 108 is removed, and as shown in
With reference now to
Referring now to
A focal plane array assembled from a PDA and ROIC as described above can define a plurality of pixels. The pixels can have a pitch size is less than 10 μm. The bump structures can each have a diameter less than 5 um. The bump structures can each have a height to diameter ratio of greater than 1:1.
The methods and systems of the present disclosure, as described above and shown in the drawings, provide for bump structures with superior properties including reduced bump size without short circuiting the bump structures in pressing. While the apparatus and methods of the subject disclosure have been shown and described with reference to preferred embodiments, those skilled in the art will readily appreciate that changes and/or modifications may be made thereto without departing from the scope of the subject disclosure.
This application is a divisional of U.S. patent application Ser. No. 15/289,627 filed Oct. 10, 2016 which is incorporated by reference herein in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
5614765 | Avanzino | Mar 1997 | A |
5776833 | Chen | Jul 1998 | A |
6218281 | Watanabe et al. | Apr 2001 | B1 |
6956292 | Fan et al. | Oct 2005 | B2 |
7520053 | Kaneda et al. | Apr 2009 | B2 |
7659632 | Tsao et al. | Feb 2010 | B2 |
20030111730 | Takeda | Jun 2003 | A1 |
20050176241 | Ryu | Aug 2005 | A1 |
20110285008 | Nakano | Nov 2011 | A1 |
20130341802 | Su et al. | Dec 2013 | A1 |
20140264704 | D'souza et al. | Sep 2014 | A1 |
20150014802 | Cheng | Jan 2015 | A1 |
20160005781 | Lin | Jan 2016 | A1 |
Entry |
---|
Extended European Search Report dated Mar. 22, 2018 issued during the prosecution of European Patent Application No. 17195798.8 (10 pages). |
Number | Date | Country | |
---|---|---|---|
20190006409 A1 | Jan 2019 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15289627 | Oct 2016 | US |
Child | 16126314 | US |