Claims
- 1. A capped electrical interconnect structure comprising a substrate, having at least one first seed layer, at least one second seed layer over said at least one first seed layer, a copper material on a portion of said at least one second seed layer and at least one capping material which completely envelopes said copper material, wherein a peripheral edge portion of said at least one capping material makes direct electrical contact with a portion of the upper surface of said at least one second seed layer and wherein the side walls of said at least one first seed layer and said at least one second seed layer do not have any capping material, and, wherein the total thickness of said at least one first seed layer and said at least one second seed layer is at least about 0.05 micron, and wherein material for said at least one first seed layer is different than material for said at least one second seed layer, and wherein at least a portion of said substrate is selected from a group consisting of ceramic substrate or glass ceramic substrate.
- 2. A capped electrical interconnect structure comprising a substrate, having at least one first seed layer, at least one second seed layer over said at least one first seed layer, a copper material on a portion of said at least one second seed layer and at least one capping material which completely envelopes said copper material, wherein a peripheral edge portion of said at least one capping material makes direct electrical contact with a portion of the upper surface of said at least one second seed layer and wherein the side walls of said at least one first seed layer and said at least one second seed layer do not have any capping material, and, wherein the thickness of said copper material is between about 0.5 micron and about 100.0 microns, and wherein at least a portion of said substrate is selected from a group consisting of ceramic substrate or glass ceramic substrate.
- 3. A capped electrical interconnect structure comprising a substrate, having at least one first seed layer, at least one second seed layer over said at least one first seed layer, a copper material on a portion of said at least one second seed layer and at least one capping material which completely envelopes said copper material, wherein a peripheral edge portion of said at least one capping material makes direct electrical contact with a portion of the upper surface of said at least one second seed layer and wherein the side walls of said at least one first seed layer and said at least one second seed layer do not have any capping material, and, wherein the thickness of said capping layer is between about 0.005 micron and about 10.000 microns, and wherein at least a portion of said substrate is selected from a group consisting of ceramic substrate or glass ceramic substrate.
- 4. A capped electrical interconnect structure comprising a substrate, having at least one first seed layer, at least one second seed layer over said at least one first seed layer, a copper material on a portion of said at least one second seed layer and at least one capping material which completely envelopes said copper material, wherein a peripheral edge portion of said at least one capping material makes direct electrical contact with a portion of the upper surface of said at least one second seed layer and wherein the side walls of said at least one first seed layer and said at least one second seed layer do not have any capping material, and, wherein the total thickness of said at least one first seed layer and said at least one second seed layer is at least about 0.05 micron, and wherein material for said at least one first seed layer is different than material for said at least one second seed layer, and wherein material for said at least one first seed layer is selected from a group consisting of chromium, titanium, titanium-tungsten or alloys thereof.
- 5. A capped electrical interconnect structure comprising a substrate, having at least one first seed layer, at least one second seed layer over said at least one first seed layer, a copper material on a portion of said at least one second seed layer and at least one capping material which completely envelopes said copper material, wherein a peripheral edge portion of said at least one capping material makes direct electrical contact with a portion of the upper surface of said at least one second seed layer and wherein the side walls of said at least one first seed layer and said at least one second seed layer do not have any capping material, and, wherein the total thickness of said at least one first seed layer and said at least one second seed layer is at least about 0.05 micron, and wherein material for said at least one first seed layer is different than material for said at least one second seed layer, and wherein material for said at least one second seed layer is selected from a group consisting of aluminum, copper or alloys thereof.
CROSS-REFERENCE TO RELATED PATENT APPLICATION
This patent application Ser. No. 08/618,023, is a Continuation of U.S. patent application Ser. No. 08/440,414, which issued as U.S. Pat. No. 5,545,927, on Aug. 13, 1996. Furthermore, this Patent Application is related to U.S. patent application Ser. No. 08/440,413, which issued as U.S. Pat. No. 5,549,808, on Aug. 27, 1996, entitled "METHOD FOR FORMING CAPPED COPPER ELECTRICAL INTERCONNECTS", filed on May 12, 1995, assigned to the assignee of the instant Patent Application and the disclosure of which is incorporated herein by reference.
US Referenced Citations (9)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 5315332 |
Nov 1993 |
JPX |
Non-Patent Literature Citations (2)
| Entry |
| "Alternative Ceramic Plate-Up Process", IBM Tech. Disc. Bulletin, vol. 32, No. 10A, Mar. 1990, p. 442. |
| Messner et al., Thin Film Multichip Modules,ISBN O-930815-33-5, 1992 by International Society for Hybrid Microelectronics, Dec. 1992. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
440414 |
May 1995 |
|