This invention relates to the production of multi-chip electronic modules, and more particularly to a method and apparatus for attaching multiple integrated circuit packages to printed circuit boards. It also relates to high-density memory modules having three-dimensional arrangements of integrated circuit packages.
Demand for semiconductor memory is highly elastic. When such memory is relatively inexpensive compared to the overall cost of a computer system, an almost unsatiable demand results, with computer manufacturers tending to install an amount of main memory in each system that greatly exceeds the amount required for average program use. On the other hand, when it is costly, manufacturers typically install an amount in each system that only marginally fulfills the requirement of the average program. Although the sales prices of computers may, thus, be maintained at low levels, the end user may soon find that he must upgrade his computer's main memory.
The ever increasing demand for large random access computer memories, and the growing demand for increasingly compact computers, coupled with an incentive on the part of the semiconductor manufacturers to reduce the cost per bit, has lead to not only a quadrupling of circuit density approximately every three years, but to increasingly efficient techniques for packaging and mounting the circuit chips. Up until the late 1980's, semiconductor memory chips were usually packaged as dual in-line pin packages (DIPPs). The pins of these DIPP packages were generally soldered directly within through-holes in a circuit board (e.g., the motherboard), or they were inserted in sockets which were, in turn, soldered within through-holes in the circuit board. With the advent of surface mount technology, conventional plated through-holes on printed circuit boards have been replace with conductive mounting pads. Small Outline J-lead (SOJ) packages have led to Thin Small Outline Packages (TSOPs). Because the pitch or spacing between centers of adjacent surface mount pins is significantly less than the conventional 0.10-inch spacing for conventional through-hole components, surface mount chips tend to be considerably smaller than corresponding conventional chips, thus taking up less space on a printed circuit board. Additionally, as through holes are no longer needed, surface mount technology lends itself to the mounting of components on both sides of a printed circuit board. Memory modules utilizing surface-mount packages on both sides have become the standard. Both the earlier single in-line memory modules (SIMMs) and the currently used dual in-line memory modules (DIMMs) are inserted into sockets on the motherboard.
Packaging density may be increased rather dramatically by fabricating modules in which a plurality of integrated circuit (IC) chips, such as memory chips, are stacked in a three dimensional arrangement. As a general rule, the three-dimensional stacking of chips requires complex, non-standard packaging methods.
One example of a vertical stack of IC chips is provided by U.S. Pat. No. 4,956,694 to Floyd Eide, titled INTEGRATED CIRCUIT CHIP STACKING. A plurality of integrated circuits are packaged within chip carriers and stacked, one on top of the other, on a printed circuit board. Except for the chip select terminal, all other like terminals on the chips are connected in parallel.
Another example of chip stacking is given in U.S. Pat. No. 5,128,831 to Fox, et al. titled HIGH-DENSITY ELECTRONIC PACKAGE COMPRISING STACKED SUB-MODULES WHICH ARE ELECTRICALLY INTERCONNECTED BY SOLDER-FILLED VIAS. The package is assembled from individually testable sub-modules, each of which has a single chip bonded thereto. The sub-modules are interleaved with frame-like spacers. Both the sub-modules and the spacers have alignable vias which provide interconnection between the various sub-modules.
U.S. Pat. No. 5,313,096, also issued to Floyd Eide and titled IC CHIP PACKAGE HAVING CHIP ATTACHED TO AND WIRE BONDED WITHIN AN OVERLYING SUBSTRATE, is another example. Such a package includes a chip having an upper active surface bonded to the lower surface of a lower substrate layer having conductive traces on its upper surface which terminate in conductive pads on its periphery. Connection between terminals on the active surface and the traces is made with wire bonds through apertures within the lower substrate layer. An upper substrate layer, which is bonded to the lower substrate layer, has apertures which coincide with those of the lower substrate layer and provide space in which the wire bonding may occur. After wire bonding has occurred, the apertures are filled with epoxy to form an individually testable sub-module. Multiple sub-modules can be stacked and interconnected with metal strips attached to their edges.
A final example of a stacked-chip module is disclosed in U.S. Pat. No. 5,869,353 to A. U. Levy, et al. titled MODULAR PANEL STACKING PROCESS. A plurality of panels are fabricated having apertures therein, an array of chip-mounting pads at the bottom of the apertures, and interfacing conductive pads. Both the chip-mounting pads and the interfacing conductive pads are coated with solder paste. Plastic-encapsulated surface-mount IC chips are positioned on the paste-covered mounting pads, multiple panels are stacked in a layered arrangement and the stack is heated to solder the chip leads to the mounting pads and the interfacing pads of adjacent panels together. Individual chip package stacks are then separated from the panel stack by a cutting and cleaving operation.
As can be seen by the foregoing examples, increased chip density is achieved through the use of complicated packaging and stacking arrangements, which must necessarily be reflected in a higher costs per bit of storage.
The present invention provides for an improved multi-chip module having increased chip density. All embodiments of the improved module include a circuit board having an array of electrical interconnection pads to which are mounted a plurality of IC package units. Each IC package unit includes multiple IC packages, which are mounted on both opposing sides of a package carrier. The package units may be mounted on one or both sides of the circuit board.
A first embodiment of the invention employs a laminar package carrier having a pair of major planar surfaces. Each planar surface incorporates electrical contact pads. At least one IC package is surface mounted on each major planar surface, by interconnecting the connection elements of the package with the contact pads on the planar surface, to form the IC package unit. Each unit is mounted within its own recess in the circuit board, with one IC package being right-side up, and the other being upside-down. The upside-down IC package may be in contact with a heat sink layer embedded within the circuit board. If corresponding contact pads on both sides of the package carrier are interconnected within the carrier body, contact may be made between the connection elements, or leads, of the IC package closest to the circuit board and the interconnection pads thereon. Using this interconnection technique, the chip carrier may be either a rigid or semi-rigid laminar substrate or it may be a thin film carrier. For another variation of this first embodiment, the laminar substrate package carrier may be modified to incorporate its own set of interconnection leads which mate with the interconnection pads on the circuit board. Greater flexibility is provided by this technique, as rerouting of lead positions may take place within the carrier body. In addition, if connection elements on one IC package must be connected independently with respect to corresponding connection elements on the other package of the package pair (e.g., chip select leads), additional carrier leads may be provided to accomplish the independent connections.
A second embodiment of the invention utilizes a carrier substrate which has at least one recess on each opposing surface for back-to-back surface mounting of the IC packages. IC packages mounted on opposite sides of the carrier may be in contact with opposite sides of a heat sink layer embedded within the carrier substrate. Each resulting IC package unit is surface mounted to the circuit board. If the leads of both packages are interconnected on the carrier, then connection to the circuit board may be made by attaching the leads of only one package directly to the circuit board. However, like the first embodiment, the package carrier may be equipped with its own leads which are connected to the various leads of the mounted IC packages. In such a case, the package carrier leads are directly connected to the interconnection pads on the circuit board.
Third and fourth embodiments of the invention utilize a third embodiment IC package unit having carriers which incorporate features of both the first and second embodiments. One of the packages is mounted on a planar surface of the carrier right-side up, while the other package is mounted on the carrier in a recess upside down. Two different embodiments of modules result because the carrier may be mounted on two types of circuit boards. Either the IC package that is mounted on the planar surface of the carrier, or the IC package that is mounted within the recess, may be mounted adjacent to the circuit board. In the former case, the adjacent package of the package unit fits within a recess on the circuit board. In the latter case, the adjacent package of the package unit mounts on a planar surface of the circuit board. As in the other embodiments, the carrier may be equipped with its own set of interconnection leads which interface with the interconnection pads on the circuit board. Likewise, if the leads of one package are interconnected with those of the other package on the carrier, connection to the circuit board may be made with the leads of the adjacent package.
A fifth embodiment module utilizes a fourth embodiment IC package unit. The primary difference between the fourth embodiment carrier and third embodiment carrier is the addition of carrier leads to the former, the leads being used to attach the fourth embodiment package unit to a circuit board.
A sixth embodiment module utilizes a fifth embodiment IC package unit having a flexible thin film substrate. In most other respects, this IC package unit is similar to the first embodiment IC package unit.
A seventh embodiment module utilizes a sixth embodiment IC package unit having ball-grid-array type IC packages. Because the connection elements (the pads and attached balls) are oriented face down against the surface of the carrier, this particular package unit utilizes carrier leads to make connection to the printed circuit board.
For any of the seven module embodiments, electrical connection between electrical traces on the carrier and electrical traces on the circuit board may be accomplished using one of several commonly used interconnection techniques, such as solder reflow, solder dot bridges, or ball grid joints. In the case where the carrier itself is equipped with leads, leads of the āJā or gull-wing type may be used, with the latter type being the preferred.
The invention may be utilized to increase memory density on memory modules. For other types of IC packages, it may be employed to more efficiently utilize available real estate on a printed circuit board.
The present invention provides for an improved multi-chip module having increased chip density over conventional modules presently in use. All embodiments of the improved module include a circuit board having an array of electrical interconnection pads to which are mounted a plurality of IC package units. Each IC package unit includes a package carrier having multiple IC packages, which are mounted on opposite sides of the package carrier. The package units may be mounted on one or both sides of the circuit board. The connection elements (leads or pads) of each of the packages are coupled to a carrier interface, which may or may not include discrete carrier leads.
A first embodiment of the invention, shown in
Referring now to
Referring now to
A second embodiment of the invention, shown in
Referring now to
Referring now to
A third embodiment IC package unit, shown in
Referring now to
Referring now to
Referring now to
Referring now to
A fourth embodiment IC package unit, shown in
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
Although only several embodiments of the present invention have been disclosed and described herein, it will be obvious to those having ordinary skill in the art of semiconductor assembly technology, that changes and modifications may be made thereto without departing from the scope of the invention as hereinafter claimed. For example, the types of leads shown in for the various IC packages and carriers are those which are in common usage at the time of the filing of the application. Other leads having similar, but more compact, features have been developed and will likely come into common usage.
This is a continuation of application Ser. No. 09/688/500 filed on Oct. 16, 2000 now U.S. Pat. No. 6,713,854. This invention is related to two U.S. patent applications, the first of which is application Ser. No. 09/285,354, which was filed on Apr. 2, 1999, and which is titled ELECTRONIC MODULE HAVING A THREE DIMENSIONAL ARRAY OF INTEGRATED CIRCUIT PACKAGES, the second of which is application Ser. No. 09/524,324, which was filed on Mar. 13, 2000, and which is titled ELECTRONIC MODULE HAVING A THREE DIMENSIONAL ARRAY OF INTEGRATED CIRCUIT PACKAGES.
| Number | Name | Date | Kind |
|---|---|---|---|
| 3239719 | Shower | Mar 1966 | A |
| 3665256 | Goun et al. | May 1972 | A |
| 3737986 | Cranston | Jun 1973 | A |
| 3777221 | Tatusko et al. | Dec 1973 | A |
| 4038488 | Lin | Jul 1977 | A |
| 4245877 | Auriana | Jan 1981 | A |
| 4288841 | Gogal | Sep 1981 | A |
| 4322778 | Barbour et al. | Mar 1982 | A |
| 4398235 | Lutz et al. | Aug 1983 | A |
| 4437235 | McIver | Mar 1984 | A |
| 4549200 | Ecker et al. | Oct 1985 | A |
| 4616655 | Weinberg et al. | Oct 1986 | A |
| 4632293 | Feinstein | Dec 1986 | A |
| 4763188 | Johnson | Aug 1988 | A |
| 4802062 | Blum et al. | Jan 1989 | A |
| 4982265 | Watanabe et al. | Jan 1991 | A |
| 5061990 | Arakawa et al. | Oct 1991 | A |
| 5107586 | Eichelberger et al. | Apr 1992 | A |
| 5128831 | Fox, III et al. | Jul 1992 | A |
| 5130894 | Miller | Jul 1992 | A |
| 5191404 | Wu et al. | Mar 1993 | A |
| 5239198 | Lin et al. | Aug 1993 | A |
| 5239447 | Cotues et al. | Aug 1993 | A |
| 5241456 | Marcinkiewicz et al. | Aug 1993 | A |
| 5262594 | Edwin et al. | Nov 1993 | A |
| 5285352 | Pastore et al. | Feb 1994 | A |
| 5311401 | Gates, Jr. et al. | May 1994 | A |
| 5311407 | Lumbard | May 1994 | A |
| 5313366 | Gaudenzi et al. | May 1994 | A |
| 5316787 | Frankeny et al. | May 1994 | A |
| 5377077 | Burns | Dec 1994 | A |
| 5400904 | Maston, III et al. | Mar 1995 | A |
| 5418688 | Hertz et al. | May 1995 | A |
| 5450283 | Lin et al. | Sep 1995 | A |
| 5479318 | Burns | Dec 1995 | A |
| 5492223 | Boardman et al. | Feb 1996 | A |
| 5498906 | Roane et al. | Mar 1996 | A |
| 5514907 | Moshayedi | May 1996 | A |
| 5570274 | Saito et al. | Oct 1996 | A |
| 5579207 | Hayden et al. | Nov 1996 | A |
| 5656856 | Kweon | Aug 1997 | A |
| 5677569 | Choi et al. | Oct 1997 | A |
| 5701233 | Carson et al. | Dec 1997 | A |
| 5739581 | Chillara et al. | Apr 1998 | A |
| 5742097 | Matsunage et al. | Apr 1998 | A |
| 5744827 | Jeong et al. | Apr 1998 | A |
| 5744862 | Ishii | Apr 1998 | A |
| 5754408 | Derouiche | May 1998 | A |
| 5757079 | McAllister et al. | May 1998 | A |
| 5783870 | Mostafazadeh et al. | Jul 1998 | A |
| 5790378 | Chillara | Aug 1998 | A |
| 5810609 | Faraci et al. | Sep 1998 | A |
| 5869353 | Levy et al. | Feb 1999 | A |
| 5869356 | Fuller, Jr. et al. | Feb 1999 | A |
| 5910885 | Gulachenski et al. | Jun 1999 | A |
| 6014316 | Eide | Jan 2000 | A |
| 6028352 | Eide | Feb 2000 | A |
| 6049972 | Link et al. | Apr 2000 | A |
| 6069025 | Kim | May 2000 | A |
| 6072122 | Hosoya | Jun 2000 | A |
| 6081429 | Barrett | Jun 2000 | A |
| 6084293 | Ohuchi | Jul 2000 | A |
| 6084780 | Happoya | Jul 2000 | A |
| 6093249 | Curtin | Jul 2000 | A |
| 6101100 | Londa | Aug 2000 | A |
| 6107683 | Castro et al. | Aug 2000 | A |
| RE36916 | Moshayedi | Oct 2000 | E |
| 6133626 | Hawke et al. | Oct 2000 | A |
| 6160718 | Vakilian | Dec 2000 | A |
| 6214640 | Fosberry et al. | Apr 2001 | B1 |
| 6222739 | Bhakta et al. | Apr 2001 | B1 |
| 6262488 | Masayuki et al. | Jul 2001 | B1 |
| 6291259 | Chun | Sep 2001 | B1 |
| 6313522 | Akram et al. | Nov 2001 | B1 |
| 6313524 | Pueschner et al. | Nov 2001 | B1 |
| 6313998 | Kledzik et al. | Nov 2001 | B1 |
| 6320757 | Liu | Nov 2001 | B1 |
| 6363846 | Murakami | Apr 2002 | B1 |
| 6388335 | Lam | May 2002 | B1 |
| 6404043 | Isaak | Jun 2002 | B1 |
| 6428650 | Chung | Aug 2002 | B1 |
| 6445591 | Kwong | Sep 2002 | B1 |
| 6462284 | Hashimoto | Oct 2002 | B1 |
| 6469376 | Vaiyapuri | Oct 2002 | B2 |
| 6472735 | Isaak | Oct 2002 | B2 |
| 6559539 | Tu et al. | May 2003 | B2 |
| 6566746 | Isaak et al. | May 2003 | B2 |
| 6566760 | Kawamura et al. | May 2003 | B1 |
| 6614110 | Pace | Sep 2003 | B1 |
| 6618267 | Dalal et al. | Sep 2003 | B1 |
| 6627984 | Bruce et al. | Sep 2003 | B2 |
| 6628527 | Muramatsu et al. | Sep 2003 | B2 |
| 6665194 | Patel et al. | Dec 2003 | B1 |
| 6683377 | Shim et al. | Jan 2004 | B1 |
| 6777798 | Fukumoto et al. | Aug 2004 | B2 |
| 6828666 | Herrell et al. | Dec 2004 | B1 |
| 6924556 | Cha | Aug 2005 | B2 |
| 7045901 | Lin et al. | May 2006 | B2 |
| 20020088355 | Comulada | Jul 2002 | A1 |
| 20030122240 | Lin et al. | Jul 2003 | A1 |
| 20030137808 | Kledzik et al. | Jul 2003 | A1 |
| 20030168725 | Warner et al. | Sep 2003 | A1 |
| 20030201525 | James et al. | Oct 2003 | A1 |
| 20030201526 | Bolken et al. | Oct 2003 | A1 |
| Number | Date | Country |
|---|---|---|
| 198 45 316 | Feb 1999 | DE |
| 100 29 259 | Dec 2001 | DE |
| 0 714 231 | May 1996 | EP |
| 08-051183 | Feb 1996 | JP |
| 09-245926 | Sep 1997 | JP |
| 10-074769 | Mar 1998 | JP |
| 11-111914 | Apr 1999 | JP |
| 2000-031617 | Feb 2000 | JP |
| 2003-521806 | Jul 2003 | JP |
| WO 0065652 | Nov 2000 | WO |
| WO 0068996 | Nov 2000 | WO |
| WO 0148819 | Jul 2001 | WO |
| WO 0169680 | Sep 2001 | WO |
| Number | Date | Country | |
|---|---|---|---|
| 20040108590 A1 | Jun 2004 | US |
| Number | Date | Country | |
|---|---|---|---|
| Parent | 09688500 | Oct 2000 | US |
| Child | 10648029 | US |