1. Field of Invention
The invention relates to a semiconductor device, and in particular relates to a chip package and fabrication method thereof.
2. Description of Related Art
The chip packaging process is an important process when fabricating an electronic product. Chip packages not only provide chips with protection from environmental contaminants, but also provide an interface for connection between electronic elements in the chips and electronic elements outside of the chip package.
Due to reductions in the size of electronic products, forming chip packages with more functions and smaller sizes has become an important issue. However, chip packages with more functions and smaller sizes have high-density circuits, which results in a large chip warpage and can lead to some of the solder balls on the chip not being able to bond to a packaging substrate. Therefore, the durability of such chip packages is low, and the performance of the chips is impacted.
When fabricating a chip package, a semiconductor chip may be disposed on a printed circuit board by utilizing soldering or surface-mount technology (SMT). As a result, solder balls on the back surface of the semiconductor chip can be electrically connected to the printed circuit board.
The sizes of the solder balls are substantially the same and the configuration of the semiconductor chip is not designed specifically. Therefore, the conventional semiconductor chip is parallel to the printed circuit board, such that the front surface of the semiconductor chip (i.e., an image-sensing surface) is a horizontal surface. As a result, when the image-sensing surface of the semiconductor chip detects an image, light is apt to be scattered, thereby causing image distortion.
Embodiments of the invention provide a chip package, including: a packaging substrate; a chip; and solder balls disposed between the packaging substrate and the chip so as to bond the chip onto the packaging substrate, wherein the solder balls have a first size and a second size that is different from the first size.
Embodiments of the invention provide a manufacturing method of a chip package, including: forming a plurality of chips on a wafer; measuring distribution of a circuit of the chips on the wafer; disposing a plurality of solder balls on the chips on the wafer, wherein the solder balls have a first size and a second size, and the solder balls of the first size and the solder balls of the second size are arranged according to the measurement result; bonding the wafer onto a packaging substrate; and dicing the wafer to form a plurality of chip packages.
Embodiments of the invention provide a manufacturing method of a chip package, including: forming a plurality of chips on a wafer; measuring warpage of the chips on the wafer; dicing the wafer into a plurality of separated chips; disposing a plurality of solder balls on the separated chips, wherein the solder balls have a first size and a second size, and the solder balls of the first size and the solder balls of the second size are arranged according to the measurement result of the warpage; and bonding the separated chips onto corresponding packaging substrates.
An aspect of the present invention is to provide a chip package.
According to an embodiment of the present invention, a chip package includes a packaging structure, a semiconductor chip, and a plurality of conductive structures. The semiconductor chip has a central region and an edge region that surrounds the central region. The conductive structures are between the packaging structure and the semiconductor chip. The conductive structures have different heights, and the heights of the conductive structures are gradually increased from the central region of the semiconductor chip to the edge region of the semiconductor chip, such that a distance between the edge region of the semiconductor chip and the packaging structure is greater than a distance between the central region of the semiconductor chip and the packaging structure.
In one embodiment of the present invention, the top view shapes of the conductive structures include round, elliptical, polygonal, or a combination of shapes thereof.
In one embodiment of the present invention, the semiconductor chip has a semiconductor substrate. The semiconductor substrate has a bonding pad and a hollow region. The bonding pad is exposed through the hollow region. The semiconductor chip further includes an isolation layer. The isolation layer is located on a surface of the semiconductor substrate facing the packaging substrate and a surface of the semiconductor substrate surrounding the hollow region.
In one embodiment of the present invention, the semiconductor chip further includes a redistribution layer. The redistribution layer is located on the isolation layer and the bonding pad.
In one embodiment of the present invention, the semiconductor chip further includes a protection layer. The protection layer is located on the redistribution layer and the isolation layer. The protection layer has a plurality of openings to expose the redistribution layer.
In one embodiment of the present invention, the conductive structures are located on the redistribution layer in the openings of the protection layer.
In one embodiment of the present invention, calibers of the openings of the protection layer are gradually decreased from the central region of the semiconductor chip to the edge region of the semiconductor chip.
An aspect of the present invention is to provide a method for fabricating a chip package.
According to an embodiment of the present invention, a method for fabricating a chip package includes the following steps. (a) A plurality of conductive structures with different heights are formed on a semiconductor chip, and the heights of the conductive structures are gradually increased from a central region of the semiconductor chip to an edge region of the semiconductor chip. (b) The semiconductor chip is mounted on a packaging substrate, such that the semiconductor chip is bended due to support of the conductive structures.
In one embodiment of the present invention, step (a) includes: a caliber of an opening of a printing nozzle is adjusted, such that a conductive glue is printed on the semiconductor chip from the opening of the printing nozzle with different calibers to form the conductive structures with different heights.
In one embodiment of the present invention, the method for fabricating the chip package further includes: a protection layer is formed on a redistribution layer of the semiconductor chip, and a plurality of openings with different calibers are formed in the protection layer. The calibers of the openings of the protection layer are gradually decreased from the central region of the semiconductor chip to the edge region of the semiconductor chip.
In one embodiment of the present invention, step (a) includes: the conductive structures are placed on the redistribution layer in the openings of the protection layer.
In the aforementioned embodiments of the present invention, since the conductive structures have different heights and the heights of the conductive structures are gradually increased from the central region of the semiconductor chip to the edge region of the semiconductor chip, the distance between the edge region of the semiconductor chip and the packaging structure is greater than the distance between the central region of the semiconductor chip and the packaging structure. As a result, a front surface of the semiconductor chip (i.e., an image sensing-surface) is a concave surface that can be simulated as a retinal shape. When the image-sensing surface of the semiconductor chip detects an image, light is apt to be centralized, thereby reducing the possibility of image distortion.
It is to be understood that both the foregoing general description and the following detailed description are by examples, and are intended to provide further explanation of the invention as claimed.
The invention can be more fully understood by reading the following detailed description of the embodiments, with reference made to the accompanying drawings as follows:
Reference will now be made in detail to the present embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
It should be understood that the following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. In addition, the present disclosure may repeat reference numbers and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed. Furthermore, descriptions of a first layer “on,” “overlying,” (and like descriptions) a second layer, include embodiments where the first and second layers are in direct contact and those where one or more layers are interposing the first and second layers.
A chip package according to an embodiment of the present invention may be used to package a proximity sensor, but the application is not limited thereto. The wafer scale packaging process mentioned above mainly means that after the packaging process is accomplished during the wafer stage, the wafer with chips is cut to independent packages. However, in a specific embodiment, separated chips may be redistributed overlying a supporting wafer and then be packaged, which may also be referred to as a wafer scale packaging process. In addition, the above mentioned wafer scale packaging process may also be adapted to form chip packages of multi-layer integrated circuit devices by stacking a plurality of wafers having integrated circuits. In one embodiment, the diced package is a chip scale package (CSP). The size of the chip scale package may be only slightly larger than the size of the packaged chip. For example, the size of the chip package is not larger than 120% of the size of the packaged chip.
The semiconductor substrate 100 has chips 102. In the embodiments of the present invention, the chips 102 may include active or passive elements, or electronic components with digital or analog circuits, such as opto electronic devices, micro electro mechanical systems (MEMS), micro fluidic systems, and physical sensors for detecting the physical quantity variation of heat, light, or pressure. Particularly, a wafer scale package (WSP) process may be applied to package semiconductor chips such as image sensor devices, light-emitting diodes (LEDs), solar cells, RF circuits, accelerators, gyroscopes, micro actuators, surface acoustic wave devices, pressure sensors, ink printer heads, or power MOSFET modules. In the present embodiment, the chips 102 may be manufactured by any suitable process, such as a wafer-level CMOS process.
Since each of the chips 102 has function circuits, each of the chips 102 has a warpage according to the circuit design. For example, the warpage includes an upward warpage of the chip edge, a downward warpage of the chip edge or other irregular warpage. In general, for dispersing the stress resulted from the warpage of the chips 102, the semiconductor substrate 100 has a warpage shape corresponding to the chips 102. In some embodiments, the chips 102 of the semiconductor substrate 100 are chips with the same function or the same design. Therefore, in top view, each of the chips 102 of the semiconductor substrate 100 is a repeating unit, and the chips 102 are arranged in the semiconductor substrate 100 continuously. That is, as shown in
Thereafter, as shown in
Then, referring to
In some embodiments, the spacing d1 between the adjacent solder balls 104a of the first size is different from the spacing d2 between the adjacent solder balls 104b of the second size. For example, referring to
For example,
As shown in
In the present embodiment, the solder balls 104a of the first size have the main functions of support and signal transmission. The solder balls 104b of the second size, the solder balls 104c with the third size and the solder balls of other sizes may also have the functions of support and electronic signal transmission. Alternatively, in other embodiments, the solder balls 104b of the second size, the solder balls 104c with the third size and the solder balls of other sizes may have the functions of support, stress compensation or heat conduction and are not connected with functional circuits of the chips 102.
Then, referring to
Thereafter, referring to
Therefore, the warpage of the chip 102 may be compensated by adjusting the size and the disposed position of the deformed solder balls 104a′, 104b′ and 104c′ and the spacing between the solder balls 104a′, 104b′ and 104c′. The solder balls 104a′, 104b′ and 104c′ may be the same height. Furthermore, the solder balls 104a′ are wider than the solder balls 104b′, and the solder balls 104b′ are wider than the solder balls 104c′. Therefore, the issue of warpage of the chip 102 may be reduced or eliminated, and the possibility of breaking the chip 102 is reduced. That is, the surface of the chip 102 is a substantially flat surface.
Therefore, the manufacturing method of the embodiment of
In the present embodiment, the solder balls 304a′ of the first size may be disposed adjacent to the centers of the chips 102. The solder balls 304b′ of the second size may be disposed adjacent to the edges of the chips 102. The solder balls 304c′ with the third size may be disposed mostly adjacent to the edge of each of the chips 102. The same as the embodiment mentioned above, the solder balls 304b′ of the second size and the solder balls 304c′ with the third size may be disposed adjacent to the corners of the chips 102. Alternatively, in other embodiments, the solder balls 304b′ of the second size and the solder balls 304c′ with the third size are arranged in one row or multiple rows concentrically surrounding the solder balls 304a′ (not shown) disposed adjacent to the center of each of the chips 102. In the present embodiments, the solder balls 304a′, 304b′ and 304c′ may have the same height. The widths of the solder balls 304a′ are less than the widths of the solder balls 304b′, and the widths of the solder balls 304b′ are less than the widths of the solder balls 304c′.
Therefore, the warpage of the chip 102 may be compensated by adjusting the size and the disposed position of the deformed solder balls 304a′, 304b′ and 304c′ and the spacing between the solder balls 304a′, 304b′ and 304c′. Therefore, the issue of warpage of the chip 102 may be reduced or eliminated, and the possibility of breaking the chip 102 is reduced. That is, the surface of the chip 102 is a substantially flat surface. In the present embodiment, the solder balls 304a′ of the first size have the main functions of support and signal transmission. The solder balls 304b′ of the second size, the solder balls 304c′ with the third size and the solder balls of other sizes may also have the functions of support and electronic signal transmission. Alternatively, in other embodiments, the solder balls 304b′ of the second size, the solder balls 304c′ with the third size and the solder balls of other sizes may have the functions of support, stress compensation or heat conduction and are not connected with functional circuits of the chips 102.
As shown in
In some embodiments, the spacing d1 between the adjacent solder balls 104a of the first size is different from the spacing d2 between the adjacent solder balls 104b of the second size. The spacings mentioned above are determined according to the warpage degree and the shape of the chips 102 after dicing the semiconductor substrate 100.
Then, referring to
Therefore, the warpage of the chip 102 may be compensated by adjusting the size and the disposed position of the deformed solder balls 104a′, 104b′ and 104c′ and the spacing between the solder balls 104a′, 104b′ and 104c′. For example, the solder balls 104a′, 104b′ and 104c′ may have the same height. The solder balls 104a′ are wider than the solder balls 104b′, and the solder balls 104b′ are wider than the solder balls 104c′. Therefore, the issue of warpage of the chip 102 may be reduced or eliminated, and the possibility of breaking the chip 102 is reduced. That is, the surface of the chip 102 is a substantially flat surface. Therefore, the manufacturing method of the embodiment of
The conductive structure 530a has a height H1, the conductive structure 530b has a height H2, and the conductive structure 530c has a height H3. The height H1 is smaller than the height H2, and the height H2 is smaller than the height H3. When the semiconductor chip 520 is not mounted on the packaging structure 510 yet, the conductive structures 530a, 530b, 530c may be located on the semiconductor chip 520 or the packaging structure 510. The semiconductor chip 520 may be mounted on the packaging structure 510 in a direction D by utilizing surface-mount technology (SMT).
Since the heights H1, H2, H3 of the conductive structures 530a, 530b, 530c are gradually increased from the central region 522 of the semiconductor chip 520 to the edge region 524 of the semiconductor chip 520, the a surface 521a of the semiconductor chip 520 is a concave surface. In this embodiment, the surface 521a of the semiconductor chip 520 is a front surface of the semiconductor chip 520 (i.e., an image-sensing surface), and the surface 521a may detect light. A surface 521b of the semiconductor chip 520 is a back surface of the semiconductor chip 520, and the surface 521b may be electrically connected to the packaging structure 510 through the conductive structures 530a, 530b, 530c.
When the surface 521a of the semiconductor chip 520 is a concave surface, the surface 521a can be simulated to a retinal shape. As a result, when the surface 521a of the semiconductor chip 520 (i.e., an image-sensing surface) detects an image, light is apt to be centralized, thereby reducing the possibility of image distortion.
In this embodiment, the packaging structure 510 may be a printed circuit board. The semiconductor chip 520 may be made of a material including silicon. The semiconductor chip 520 may be an image-sensing chip, such as CMOS element, but the present invention is not limited in this regard. The conductive structures 530a, 530b, 530c may be solder balls, and the present invention is not limited to the number of the conductive structures, the shapes of the conductive structures, and the materials of the conductive structures.
Moreover, the semiconductor chip 520 may further include a redistribution layer 527 and a protection layer 528. The redistribution layer 527 is located on the isolation layer 526 and the bonding pad 523. The protection layer 528 is located on the redistribution layer 527 and the isolation layer 526. The protection layer 528 has a plurality of openings 529 to expose the redistribution layer 527. The conductive structures 530a, 530b, 530c are located on the redistribution 527 that is in the openings 529 of the protection layer 528.
In this embodiment, the calibers of the openings 529 of the protection layer 528 are substantially the same, but the volumes of the conductive structures 530a, 530b, 530c are different. The volume of the conductive structure 530a is smaller than the volume of the conductive structure 530b, and the volume of the conductive structure 530b is smaller than the volume of the conductive structure 530c. Therefore, the height H1 of the conductive structure 530a is smaller than the height H2 of the conductive structure 530b, and the height H2 of the conductive structure 530b is smaller than the height H3 of the conductive structure 530c.
The caliber of the opening 529a of the protection layer 528 is greater than the caliber of the opening 529b of the protection layer 528 and the caliber of the opening 529b of the protection layer 528 is greater than the caliber of the opening 529c of the protection layer 528. Therefore, the height H1 of the conductive structure 530a is smaller than the height H2 of the conductive structure 530b, and the height H2 of the conductive structure 530b is smaller than the height H3 of the conductive structure 530c.
Referring to
Referring to
It is to be noted that the connection relationship, the materials, and the fabricating method of the aforementioned elements will not be repeated. In the following description, other steps of the method for fabricating the chip package will be described.
Although the present invention has been described in considerable detail with reference to certain embodiments thereof, other embodiments are possible. Therefore, the spirit and scope of the appended claims should not be limited to the description of the embodiments contained herein.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims.
This application is a Continuation-in-part of U.S. application Ser. No. 14/251,470, filed on Apr. 11, 2014, which claims priority of U.S. provisional Application Ser. No. 61/811,487, filed on Apr. 12, 2013, the entirety of which is incorporated by reference herein.
Number | Date | Country | |
---|---|---|---|
61811487 | Apr 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14251470 | Apr 2014 | US |
Child | 14568056 | US |