Not applicable.
The present invention relates to chip scale package (CSP) fabrication processes, and in particular, to CSP fabrication processes for flip chips.
In some types of semiconductor chips, the conductive pads of the chip are connected via conductive wire leads to a lead frame, and the lead frame connects the wire leads to the pins on the semiconductor package. In contrast, other types of semiconductor chips are termed flip chips. In a flip chip, conductive balls or bumps are formed on the chip, and the chip is “flipped over” in the package to connect (via a substrate or other structure) to the conductive structures of the pins. Such a flip chip does not require a lead frame or wire leads, and may therefore be made smaller than a package having a lead frame.
A typical process for fabricating a flip chip is as follows. First, semiconductor fabrication processes form the semiconductor structures on a semiconductor wafer. Second, conductive bumps or balls are formed on the top of the wafer. Third, the wafer is mounted on top of adhesive tape with the bumps on the side of the wafer opposite the tape. Fourth, the wafer is sawed into individual dies. Fifth, each individual die is flipped, mounted onto a substrate, and molded into a semiconductor package.
A number of problems arise from the above-described typical flip chip fabrication process. One such problem arises during flip chip bonding. During flip chip bonding, it is difficult to inspect the device and it is easy to cause quality issues. In addition, the bonding process is relatively high in both machine usage and raw material usage, so it is desired to develop a more efficient process.
Thus, there is a need for improved CSP fabrication processes. The present invention solves these and other problems by providing improved processes for flip chip fabrication.
Embodiments of the present invention improve upon the process of fabricating flip chips. In one embodiment, the present invention includes a method of fabricating a chip scale package (CSP). The method includes mounting the top side of the semiconductor wafer on adhesive tape; sawing the semiconductor wafer a first time such that a wide sawing kerf is obtained; molding the semiconductor wafer with a molding compound; and sawing the semiconductor wafer a second time to obtain the CSPs.
In another embodiment, the present invention includes a CSP produced by the above method.
The above method has improved efficiency as compared to many existing methods of fabricating CSPs.
The following detailed description and accompanying drawings provide a better understanding of the nature and advantages of the present invention.
Described herein are techniques for CSP fabrication processes. In the following description, for purposes of explanation, numerous examples and specific details are set forth in order to provide a thorough understanding of the present invention. It will be evident, however, to one skilled in the art that the present invention as defined by the claims may include some or all of the features in these examples alone or in combination with other features described below, and may further include obvious modifications and equivalents of the features and concepts described herein.
The following description uses the terms “bump” and “conductive bump”. These terms are used interchangeably. Equivalent terms include “ball” and “conductive ball”. Such bumps may be formed using solder, gold, or other conductive materials. The term “conductive bump” is used to refer to all these and similar types of structures in flip chips.
The following description describes various methods and processes. Although the particular method steps are discussed in a particular order, such discussion is mainly for clarity of presentation. It should be recognized that such order may be varied, and some steps may be performed in parallel. One step need only follow another step when the other step must be completed before the one step begins.
Before giving the details of a method according to an embodiment of the present invention,
In step 152, the semiconductor structures on the wafer 110 are fabricated (see
In step 154, the wafer 110 is mounted on the adhesive tape 112 (see
In step 156, the wafer 110 is sawed into the individual dies 106 (see
In step 158, the molding compound 130 is applied to the sawed wafer 110 (see
In step 160, the blade 140 saws the molded wafer resulting from step 158 (see
After the CSPs 100 have been sawed, a UV lamp cures the tape. Then the tape may be removed from the CSPs 100, and the CSPs 100 may be integrated with other components or otherwise packaged to form a discrete chip.
As mentioned above with regard to step 156, the kerf is a wide sawing kerf. The kerf is a wide sawing kerf in order to provide a space for molding compound to flow and to allow better cutting quality after molding. One example wide kerf may range between approximately 0.3 mm and 0.5 mm.
The spacing width of the wafer 110 (discussed above with reference to
As can be seen from the above description, embodiments of the present invention improve upon flip chip fabrication processes. A lead frame is unnecessary in embodiments of the present invention. In addition, a flip chip bonder machine is also unnecessary in embodiments of the present invention. With the elimination of these two items, many quality issues that have happened during many existing flip chip bonding processes may be avoided. As a result, the embodiments of the present invention reduce cost, improve reliability, and improve manufacturing yield.
The above description illustrates various embodiments of the present invention along with examples of how aspects of the present invention may be implemented. The above examples and embodiments should not be deemed to be the only embodiments, and are presented to illustrate the flexibility and advantages of the present invention as defined by the following claims. Based on the above disclosure and the following claims, other arrangements, embodiments, implementations and equivalents will be evident to those skilled in the art and may be employed without departing from the spirit and scope of the invention as defined by the claims. The terms and expressions that have been employed here are used to describe the various embodiments and examples. These terms and expressions are not to be construed as excluding equivalents of the features shown and described, or portions thereof, it being recognized that various modifications are possible within the scope of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
5729437 | Hashimoto | Mar 1998 | A |
5817541 | Averkiou et al. | Oct 1998 | A |
6110755 | Muramatsu et al. | Aug 2000 | A |
6338980 | Satoh | Jan 2002 | B1 |
6420244 | Lee | Jul 2002 | B2 |
6649448 | Tomihara | Nov 2003 | B2 |
6732913 | Alvarez | May 2004 | B2 |
6830957 | Pu et al. | Dec 2004 | B2 |
6906415 | Jiang et al. | Jun 2005 | B2 |
6908784 | Farnworth et al. | Jun 2005 | B1 |
7413927 | Patwardhan et al. | Aug 2008 | B1 |
20030155641 | Yeo et al. | Aug 2003 | A1 |
20040053443 | Kumamoto et al. | Mar 2004 | A1 |
20070059865 | Huang et al. | Mar 2007 | A1 |
20070155049 | Tsai | Jul 2007 | A1 |
Number | Date | Country | |
---|---|---|---|
20080014677 A1 | Jan 2008 | US |