Claims
- 1. A multi-chip module comprising:
an interposer having a top surface and a bottom surface, each surface having mounting pads arranged thereon in an array pattern; at least one packaged semiconductor chip mounted to at least a portion of the mounting pads arranged on the top surface; and at least one packaged semiconductor chip mounted to at least a portion of the mounting pads arranged on the bottom surface; wherein the mounted packaged semiconductor chips on the top surface and the bottom surface are removably connected to the interposer and wherein mounting masses for bonding the packaged semiconductor chips to the respective portions of the mounting pads are such that a width of each of the mounting masses is greater than a height of each of the mounting masses.
- 2. The multi-chip module of claim 1 wherein the mounting pads and mounting masses are in accordance with a Land Grid Array (LGA).
- 3. The multi-chip module of claim 1, wherein the mounted packaged semiconductor chips on the top surface and the bottom surface lack the presence of an underfill.
- 4. The multi-chip module of claim 1 wherein the interposer has a height no greater than 75 microns.
- 5. The multi-chip module of claim 1 wherein the interposer has a height no greater than 40 microns.
- 6. The multi-chip module of claim 1 wherein the interposer has a height no greater than 25 microns.
- 7. The multi-chip module of claim 1 having a height no greater than approximately 625 microns.
- 8. The multi-chip module of claim 1, wherein the mounting masses are solder bumps no greater than approximately 60 microns in height.
- 9. The multi-chip module of claim 1, wherein the bottom surface of the interposer further comprises a plurality of bonding pads for attaching thereto a corresponding plurality of solder balls for use in bonding the multi-chip module to a circuit board.
- 10. The multi-chip module of claim 9 further comprising the circuit board.
- 11. The multi-chip module of claim 1, wherein at least one of the packaged semiconductor devices has a top surface formed from a top surface of a bare chip within the packaged semiconductor device for enhancing thermal performance of the multi-chip module.
- 12. A multi-chip assembly for mounting to a circuit board, the multi-chip assembly comprising:
an interposer having a top surface and a bottom surface, each surface having mounting pads arranged thereon in a land grid array (LGA) format, the interposer having a height of no greater than approximately 25 microns; a plurality of packaged semiconductor chips mounted via mounting masses to at least a portion of the mounting pads arranged on the top surface, each of the plurality of packaged semiconductor chips having a height of no greater than approximately 250 microns; and at least one packaged semiconductor chip mounted via mounting masses to at least a portion of the mounting pads arranged on the bottom surface, the packaged semiconductor chip having a height of no greater than approximately 250 microns; wherein the mounting masses have a height of approximately 50 microns and wherein the mounted packaged semiconductor chips on the top surface and the bottom surface lack the presence of an underfill material.
- 13. The multi-chip module of claim 12 having an overall height of less than approximately 625 microns.
- 14. The multi-chip module of claim 12, wherein the bottom surface of the interposer further comprises a plurality of bonding pads for attaching thereto a corresponding plurality of solder balls for use in bonding the multi-chip module to a circuit board.
- 15. The multi-chip module of claim 12, wherein at least one of the packaged semiconductor devices has a top surface formed from a top surface of a bare chip within the packaged semiconductor device for enhancing thermal performance of the multi-chip module.
- 16. A stacked multi-chip module for mounting to a circuit board, the stacked multi-chip module comprising:
a plurality of multi-chip modules including a first multi-chip module and a second multi-chip module, the first multi-chip module electrically and mechanically bonded to the second multi-chip module and wherein the first multi-chip module further comprises an interposer having a top surface and a bottom surface, each surface having mounting pads arranged in an array format; at least one packaged semiconductor chips mounted to at least a portion of the mounting pads arranged on the top surface; and at least one packaged semiconductor chip mounted to at least a portion of the mounting pads arranged on the bottom surface; wherein, the mounted packaged semiconductor chips on the top surface and the bottom surface lack the presence of an underfill material and wherein mounting masses for bonding the packaged semiconductor chips to the respective portions of the mounting pads are such that a width of each of the mounting masses is greater than a height of each of the mounting masses.
- 17. The multi-chip module of claim 16 wherein the mounting pads and mounting masses are in accordance with a Land Grid Array (LGA).
- 18. The stacked multi-chip module of claim 16, wherein the first multi-chip module has a height of less than approximately 625 microns.
- 19. The stacked multi-chip module of claim 16, wherein the mounting masses are solder bumps no greater than approximately 60 microns in height.
- 20. The stacked multi-chip module of claim 16, wherein the bottom surface of the interposer further comprises a plurality of bonding pads for attaching thereto a corresponding plurality of solder balls for use in bonding the stacked multi-chip module to a circuit board.
- 21. The stacked multi-chip module of claim 20 further comprising the circuit board.
- 22. The stacked multi-chip module of claim 16, wherein at least one of the packaged semiconductor devices has a top surface formed from a top surface of a bare chip within the packaged semiconductor device for enhancing thermal performance of the stacked multi-chip module.
- 23. A method for mounting a warped multi-chip module to a circuit board, the method comprising the steps of:
positioning a warped multi-chip module over a circuit board for mounting thereto; and raising a temperature of the warped multi-chip module to a temperature such that the warped multi-chip module relatively flattens and mounting masses reflow for electrically and mechanically bonding the now relatively flat multi-chip module to the circuit board.
- 24. The method of claim 23 wherein the mounting masses are initially attached to a surface of the multi-chip module before reflow for bonding to the circuit board.
- 25. The method of claim 23 wherein the warped multi-chip module comprises no underfill material.
- 26. The method of claim 23 further comprising the following steps prior to the positioning step:
testing packaged semiconductor chips of the warped multi-chip module; if a tested packaged semiconductor chip fails, replacing the failed packaged semiconductor chip with another packaged semiconductor chip of the same type.
- 27. The method of claim 23 further comprising the following steps prior to the positioning step:
forming the warped multi-chip module by using land grid array (LGA) connections for at least one packaged semiconductor chip on a top surface of an interposer and by using LGA connections for at least one packaged semiconductor chip on a bottom surface of the interposer such that the packaged semiconductors chips are removably connected to the interposer.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application claims benefit of U.S. Provisional Patent Application Ser. No. 60/418,241, filed Oct., 11, 2002, the disclosure of which is hereby incorporated by reference herein.
Government Interests
[0002] The U.S. government has a paid-up license in this invention and the right in limited circumstances to require the patent owner to license others on reasonable terms as provided for by the terms of Contract No. MD-A-904-02-C-1351 awarded by the National Security Agency.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60418241 |
Oct 2002 |
US |