Claims
- 1. An apparatus comprising:
a volume of memory material; a conductor; and an electrode coupled to the volume of memory material and posed between the volume of memory material and the conductor, the electrode comprising a first portion having a first resistivity value and a second portion having a different second resistivity value formed by exposing the first portion to an ambient.
- 2. The apparatus of claim 1, wherein the second resistivity value is greater than the first resistivity value.
- 3. The apparatus of claim 2, wherein the second portion of the electrode is disposed adjacent the volume of memory material.
- 4. The apparatus of claim 1, wherein the first portion of the electrode has a first thermal coefficient of resistivity and the second portion has a second thermal coefficient of resistivity that has a less negative or positive variation to positive temperature change than the first thermal coefficient of resistivity.
- 5. The apparatus of claim 4, wherein the first portion of the electrode comprises one of polycrystalline silicon and titanium nitride.
- 6. The apparatus of claim 3, wherein the volume of memory material has two resistivity values, the volume of memory material being settable to one of the resistivity values in response to an electrical input signal, and wherein the distance between the volume of memory material and the conductor defines a depth of the electrode and a depth of the second material is related to a voltage required to set a resistivity value of the volume of the memory material.
- 7. The apparatus of claim 3, wherein the second material comprises one of silicon dioxide, silicon nitride, silicon oxynitride and titanium oxynitride.
- 8. An apparatus comprising:
a chalcogenide memory element; and a heater element in thermal communication with the chalcogenide memory element, the heater element comprising:
a first zone having a first resistivity and a first thermal coefficient of resistivity; and a second zone formed by exposing a portion of the first zone to an ambient and having a second resistivity and a second thermal coefficient of resistivity, wherein the first resistivity is lower than the second resistivity, and wherein the second thermal coefficient of resistivity has a less negative or positive variation to positive temperature change than the first thermal coefficient of resistivity.
- 9. The apparatus of claim 8, wherein the first zone comprises two segments separated by the second portion, and one segment of the first zone is disposed directly adjacent the chalcogenide memory element.
- 10. The apparatus of claim 8, wherein the chalcogenide memory element has two different states, the chalcogenide memory element being settable to one of the states in response to an electrical input signal, and a dimension of the second zone is related to a voltage required to set a state of the chalcogenide memory element.
- 11. An apparatus comprising:
a plurality of memory elements, each memory element comprising a volume of memory material having two resistivity values, the volume of memory material being settable to one of the resistivity values in response to a selected electrical input signal; a conductor coupled to each memory element; and an electrode coupled to the volume of memory material and disposed between the volume of memory material and the conductor, the electrode comprising a first portion having a first resistivity value and a second portion having a different second resistivity value formed by exposing the electrode to an ambient.
- 12. The apparatus of claim 11, wherein the second resistivity value is greater than the first resistivity value.
- 13. The apparatus of claim 12, wherein the second material of the electrode is disposed adjacent the volume of memory material.
- 14. The apparatus of claim 11, wherein the first portion of the electrode has a first thermal coefficient of resistivity and the second portion has a second thermal coefficient of resistivity that has a less negative or positive variation to positive temperature change than the first thermal coefficient of resistivity.
- 15. The apparatus of claim 12, wherein the first resistivity value corresponds with a resistivity value for a doped polycrystalline silicon.
- 16. The apparatus of claim 14, wherein the volume of memory material has two resistance values, the volume of memory material being settable to one of the resistance values in response to a selected electrical input signal, and wherein the distance between the volume of memory material and the one contact defines a depth of the electrode and a depth of the second material is related to a voltage required to set a resistance value of the volume of the memory material.
- 17. The apparatus of claim 14, wherein the second material comprises one of silicon carbide, silicon dioxide, and silicon nitride.
- 18. A method comprising:
introducing between two conductors formed on a substrate an electrode material; modifying a portion of the electrode material so that the electrode material comprises a first portion and a different second portion by exposing the electrode material to a gaseous ambient; and introducing a volume of memory material over the electrode material, the electrode material and the volume of memory material coupled to a conductor.
- 19. The method of claim 18, wherein modifying a portion of the electrode material comprises exposing the electrode material to a gaseous ambient at elevated temperature to introduce a modifying species that changes the thermal coefficient resistivity of the second portion.
- 20. The method of claim 19, wherein exposing comprises rapid thermal annealing.
- 21. The method of claim 19, wherein the distance between the volume of memory material and the one conductor defines a depth of the electrode material and introducing the modifying species comprises introducing the modifying species to a depth related to a voltage required to set a resistance value of the volume of the memory material. 22. The method of claim 21, wherein modifying comprises modifying a portion of the electrode such that the modified portion is directly adjacent the volume of memory material.
- 22. The method of claim 21, wherein modifying comprises modifying a portion of the electrode such that the modified portion is directly adjacent the volume of memory material.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] The present application is a Continuation-In-Part of co-pending application Ser. No. 09/675,803, filed Sep. 29, 2000 by Tyler A. Lowrey, Daniel Xu, Chien Chiang, and Patrick J. Neschleba, entitled “Compositionally Modified Resistive Electrode”.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09780805 |
Feb 2001 |
US |
Child |
10371253 |
Feb 2003 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09675803 |
Sep 2000 |
US |
Child |
09780805 |
Feb 2001 |
US |