Connection using conductive vias

Information

  • Patent Grant
  • 9942994
  • Patent Number
    9,942,994
  • Date Filed
    Thursday, June 25, 2015
    9 years ago
  • Date Issued
    Tuesday, April 10, 2018
    6 years ago
Abstract
In one embodiment, a meta-module having circuitry for two or more modules is formed on a substrate, which is preferably a laminated substrate. The circuitry for the different modules is initially formed on the single meta-module. Each module will have one or more component areas in which the circuitry is formed. A metallic structure is formed on or in the substrate for each component area to be shielded. A single body, such as an overmold body, is then formed over all of the modules on the meta-module. At least a conductive vertical interconnect access structure (vias) associated with each component area to be shielded is then exposed through the body by a cutting, drilling, or similar operation. Next, an electromagnetic shield material is applied to the exterior surface of the body of each of the component areas to be shielded and in contact with the exposed conductive vias.
Description
FIELD OF THE DISCLOSURE

The present disclosure relates to electronic modules having electromagnetic shields and methods of manufacturing the same.


BACKGROUND

Electronic components have become ubiquitous in modern society. The electronics industry routinely announces accelerated clocking speeds, higher transmission frequencies, and smaller integrated circuit modules. While the benefits of these devices are myriad, smaller electronic components that operate at higher frequencies also create problems. Higher operating frequencies mean shorter wavelengths, where shorter conductive elements within electronic circuitry may act as antennas to unintentionally broadcast electromagnetic emissions throughout the electromagnetic spectrum. If the signal strengths of the emissions are high enough, the emissions may interfere with the operation of an electronic component subjected to the emissions. Further, the Federal Communications Commission (FCC) and other regulatory agencies regulate these emissions, and as such, these emissions must be kept within regulatory requirements.


One way to reduce emissions is to form a shield around the modules. Typically, a shield is formed from a grounded conductive structure that covers a module or a portion thereof. When emissions from electronic components within the shield strike the interior surface of the shield, the electromagnetic emissions are electrically shorted through the grounded conductive structure that forms the shield, thereby reducing emissions. Likewise, when external emissions from outside the shield strike the exterior surface of the shield, a similar electrical short occurs, and the electronic components in the module do not experience the emissions.


If the electronic components in these modules are formed on a substrate, the conductive structure that forms the shield needs to be coupled to ground. However, the miniaturization of the modules makes it increasingly difficult to couple the shields to the ground. Furthermore, shielding the inner layers within the substrate becomes more and more important as miniaturization allows a greater density of these modules to be placed within a given area. Thus, what is needed is a shield structure that is easily coupled to ground and which provides more shielding of the inner layers within the substrate.


SUMMARY

The present disclosure may be used to form one or more electromagnetic shields for a given electronic module so that the electromagnetic shields are directly attached to one or more conductive vertical interconnect access structures (via) and thus may be easily connected to ground. In one embodiment, an electronic module is formed on a component portion that defines a component area on a surface of the substrate. To more easily attach the electromagnetic shield to ground, the electromagnetic shield may be directly attached to one or more of the conductive vias that are positioned about the periphery of the component portion. These conductive vias may be within and/or extend from the substrate and may be formed as part of a metallic structure associated with the component portion, which is configured to form a path to ground. The substrate may also have one or more vertically stacked metallic layers that extend along a periphery of the component portion and are attached to one another by the conductive vias. Thus, the metallic structure may be formed to have the conductive vias and metallic layers.


To form the electronic module, electronic components are provided on the component area and an overmold may then be provided to cover the component areas. Openings may be formed through at least the overmold to expose one or more of the conductive vias. An electromagnetic shield material may then be formed in the opening and over the overmold by applying an electromagnetic shield material. Since the exposed conductive vias are positioned at the periphery of the component portion, the electromagnetic shield can easily couple to the exposed conductive vias and connect to ground. Furthermore, precise cuts are not needed when exposing the conductive vias because the electromagnetic shield may couple to any section of the exposed conductive vias.


Those skilled in the art will appreciate the scope of the present disclosure and realize additional aspects thereof after reading the following detailed description of the preferred embodiments in association with the accompanying drawing figures.





BRIEF DESCRIPTION OF THE DRAWING FIGURES

The accompanying drawing figures incorporated in and forming a part of this specification illustrate several aspects of the disclosure, and together with the description serve to explain the principles of the disclosure.



FIG. 1 illustrates one embodiment of an electronic module.



FIGS. 1A-1E illustrates steps for forming the electronic module of FIG. 1.



FIGS. 2A-2B illustrates steps for forming another embodiment of an electronic module.



FIGS. 3A-3B illustrates steps for forming yet another embodiment of an electronic module.



FIG. 4 is a top down view of one embodiment of a metallic layer that extends along a perimeter of a component area on a surface of a substrate.



FIG. 5 illustrates one embodiment of an electronic meta-module.



FIG. 6 illustrates one embodiment of an electronic module singulated from the electronic meta-module in FIG. 5.



FIGS. 7A-7L illustrates steps for forming the electronic meta-module of FIG. 5.



FIGS. 8A-8L illustrates steps for forming another embodiment of an electronic meta-module.





DETAILED DESCRIPTION

The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the embodiments and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.


The present disclosure relates to shielded electronic modules and methods of manufacturing electromagnetic shields in electronic modules. The electromagnetic shields of the electronic module may be easily grounded by directly attaching at least one conductive vertical interconnect access structure (via) in a metallic structure that is either connected to ground or may be connected to ground. FIG. 1 illustrates one embodiment of an electronic module 10 that is manufactured in accordance with this disclosure. The electronic module 10 may be formed on a substrate 12. This substrate 12 may be made from any material(s) utilized to support electronic components. For example, substrate 12 may be formed from laminates such as FR-1, FR-2, FR-3, FR-4, FR-5, FR-6, CEM-1, CEM-2, CEM-3, CEM-4, CEM-5, and the like. Substrate 12 may also be formed from ceramics, and/or alumina.


The substrate 12 has a component portion 14 that supports the components of the electronic module 10 and may take up the entire substrate 12 or may take up only a particular portion of the substrate 12. For example, as explained in further detail below, the component portion 14 may be one of a plurality of component portions 14 on the substrate 12. The component portion 14 includes a component area 16 on a surface 18 of the substrate 12 and one or more electronic components 20 formed on the component area 16. Structures that form part of or are coupled to the electronic components 20 may be formed within the component portion 14. In addition, the component portion 14 may include conductive paths that form internal and external connections to and from the electronic module 10.


The electronic components 20 may be any type of electronic component. For example, electronic components 20 may be an electronic circuit built on its own semiconductor substrate, such as a processor, volatile memory, non-volatile memory, a radio frequency circuit, or a micro-mechanical system (MEMS) device. Electronic components 20 may also be electrical devices such as filters, capacitors, inductors, and resistors or electronic circuits having any combination of these electronic devices.


To protect the electronic components 20 from both internal and external electromagnetic emissions, an overmold 22 and electromagnetic shield 24 are formed over the component area 16 which cover the electronic components 20. The overmold 22 may be utilized to isolate the electronic components 20 and may include insulating or dielectric materials that prevent or substantially reduce both internal electromagnetic transmissions from the electronic components 20 and external electromagnetic transmissions generated outside of the electronic module 10. To couple the electromagnetic shield 24 to a ground plate 26 below the substrate 12, a metallic structure 28 is provided that extends through the component portion 14 and is attached to the electromagnetic shield 24. The metallic structure 28 includes a plurality of metallic layers 30, which in this embodiment are stacked over one another, and a plurality of conductive vias 38 that are between and directly attached to the metallic layers 30. The conductive vias 38 provide an electrical connection to one another through their attachment to the metallic layers 30. In the alternative, the conductive vias 38 may not be directly attached to the metallic layers 30 and may indirectly connect to the metallic layers 30. In this case, the conductive vias 38 may be electrically connected to the metallic layers 30 by other structures within the metallic structure 28. In yet another alternative embodiment, the conductive vias 38 may be directly connected to one another without the use of the metallic layers 30. The metallic layers 30 extend along a periphery 32 of the component portion 14 while the conductive vias are positioned along the periphery 32. The periphery 32 may be defined as any boundary line, area, or volume at the boundary of the component portion 14. As shall be explained in further detail below, the plurality of conductive vias 38 may be provided to surround the component portion 14.


Lateral portions 34 of the electromagnetic shield 24 extend downward from a top portion 36 of the electromagnetic shield 24 to directly attach the electromagnetic shield 24 to metallic structure 28. The lateral portions 34 may be directly attached to one or more of these conductive vias 38. In this embodiment, the electromagnetic shield 24 is coupled to the plurality of conductive vias 38 that are positioned at a perimeter of the component area 16 and extend above the surface 18 of the substrate 12. However, the electromagnetic shield 24 may be directly attached to any of the conductive vias 38 so that the electromagnetic shield 24 makes electrical contact with the metallic structure 28. Since the conductive vias 38 are positioned at the periphery 32 of the component portion 14, the conductive vias 38 make it easier to electrically connect the electromagnetic shield 24 to the ground plate 26. The conductive vias 38 may be any type of structure utilized to connect components on different vertical levels through a substrate 12. For example, conductive vias 38 may be formed as plated through-holes, conductive pillars, conductive bars, and the like.


The metallic layers 30 and conductive vias 38 may extend along or be at the periphery 32 (or a perimeter) by being within, adjacent to, close to, or defining the periphery 32 of the component portion 14. In some embodiments, the metallic layers 30 extend about only a portion of the periphery 32. However, as shall be explained in further detail below, the metallic layers 30 in this embodiment extend along the entire periphery 32 so that each circumscribes a horizontal cross-section of the component portion 14. Similarly, the conductive vias 38 may be at a particular location or section of the periphery 32 or about of the entire periphery 32.



FIGS. 1A-1E illustrates a series of steps for manufacturing the electronic module 10 illustrated in FIG. 1. It should be noted that the order of these steps are simply illustrative and the steps may be performed in a different order. Furthermore, the steps are not meant to be exhaustive and other steps and different steps may be utilized to manufacture the electronic module 10, as shall be recognized by those of ordinary skill in the art. The same is true for steps discussed throughout this disclosure. First, the substrate 12 is provided (FIG. 1A). Substrate 12 may be formed from vertically stacked insulating substrate layers 40 that make up the body of the component portion 14. The vertically stacked insulating substrate layers 40 may be formed from one or more dielectric or insulating materials. In this embodiment, the component portion 14 has been formed over the ground plate 26.


There are metallic layers 30 on the top surface 18 of the component portion 14, between each of the vertically stacked insulating substrate layers 40, and at the bottom of the component portion 14, which is the ground plate 26. The metallic layers 30 extend about the vertically stacked insulating substrate layers 40 of the component portion 14 to circumscribe a horizontal cross-sectional area of the component portion 14. For example, the top metallic layer 30 on the surface 18 of the component portion 14 surrounds a perimeter of the component area 16. Substrate 12 may include additional layers above, below, and between vertically stacked insulating substrate layers 40 and metallic layers 30 depending on the application for the electronic module 10.


The plurality of conductive vias 38 are positioned between the metallic layers 30 and may be directly attached to the metallic layers 30 to electrically connect them. The conductive vias 38 may be utilized to form a conductive path to the ground plate 26. In other embodiments, conductive vias 38 may be utilized to form conductive paths for internal or external connections. For example, a common ground node may physically displaced from the electronic module and thus conductive vias 38 may be utilized to form a path to an external connection that couples the metallic structure 28 to the ground node.


The metallic layers 30 and conductive vias 38 also provide shielding for the vertically stacked insulating substrate layers 40 within the component portion 14 of the substrate 12. As explained above, metallic layers 30 surround the periphery 32 of the component portion 14 thereby circumventing a horizontal cross-section of the component portion 14. A set of the plurality of conductive vias 38 above and between each of the metallic layers 30 substantially surround the perimeter 32 to circumvent the portions of the periphery 32 between the metallic layers 30 and the component area 16. These conductive vias 38 are discrete from one another and thus do not fully surround the perimeter 32 of the component portion 14. Consequently, gaps between the conductive vias 38 are exposed. However, conductive vias 38 may be provided close enough to one another so as to present an electromagnetic barrier to electromagnetic emissions. The metallic layers 30 may be made from any type of metal such as, for example, copper (Cu), gold (Au), silver (Ag), Nickel (Ni). The metallic material may also include metallic alloys and other metallic materials mixed with or forming ionic or covalent bonds with other non-metallic materials to provide a desired material property.


Next, electronic components 20 may be provided on the component area 16 (FIG. 1B) and the overmold 22 is provided over the surface 18 to cover the component area 16 (FIG. 1C). In this embodiment, an opening 42 is formed through the overmold 22 to the set of conductive vias 38 that extend above the surface 18 of the substrate 12 (FIG. 1D). A seed layer (not shown) may then be provided over the overmold 22 and conductive vias 38. An electromagnetic shield material may then be applied onto the seed layer by, for example, an electrolytic or electroless plating process so that the electromagnetic shield material builds on the set of conductive vias 38 that extend above the surface 18 of the substrate 12 and are within the opening 42. This forms the electromagnetic shield 24 over the component area 16 and the electromagnetic shield 24 is directly attached to the set of conductive vias 38 that extend over the surface 18 of the substrate 12 to form the electronic module 10 (FIG. 1E).



FIGS. 2A and 2B illustrates steps for manufacturing another embodiment of an electronic module. In FIG. 2A, the substrate 44 and an overmold 46 are provided utilizing essentially the same steps as described above in FIGS. 1A-1D. In this embodiment, a cut has been made through the overmold 46 and into the substrate 44 that has removed the top metallic layer (not shown). Thus, the top metallic layer that once rested on a surface 48 of the substrate 44 has been cut away. Instead, the substrate now has first, second, and third metallic layers 50, 52, 54 within or below the substrate 44. The cut has also cut into a top insulating substrate layer 55 of the substrate 44 and into a first set of conductive vias 56. Thus, prior to making the cut, the first set of conductive vias 56 were internally within the substrate 44. A second and third set of conductive vias 58, 60 are also provided and remain within the substrate 44 after the cut, as shown in FIG. 2A. In this embodiment, the first set of conductive vias 56 are positioned above the first metallic layer 50 and extend above a surface 62 of the substrate 44 to surround a component area 64 (shown in 2B) of a component portion 66 in the substrate 44. The first set of conductive vias 56 have a first end 68 attached to the first metallic layer 50 within the substrate 44 and a second end 70 that extends above the surface 62 of the substrate 44.


As shown in FIG. 2A, an opening 72 is formed by the cut along a periphery of the component portion 66 through the overmold 46 and into the first set of conductive vias 56 to expose sections 74 on the second ends 70 of the first set of conductive vias 56. However, the cut may also be formed to expose any section of any of the first, second, or third set of conductive vias 56, 58, 60. In this embodiment, the opening 72 actually penetrates into the conductive vias 56. An electromagnetic shield material may then be applied over the overmold 46 and the sections 74 within the opening 72 to form the electromagnetic shield 76 (FIG. 2B) which is directly attached to the sections 74 of the first set of conductive vias 56.


The first, second, or third set of conductive vias 56, 58, 60 may be any type of structure utilized to connect components on different vertical levels through the substrate 44. For example, first, second, or third set of conductive vias 56, 58, 60 may be formed as plated through-holes, conductive pillars, conductive bars, and the like. In addition, first, second, or third set of conductive vias 56, 58, 60 may be attached to the first, second, and/or third metallic layers 50, 52, 54 by being separate or distinct pieces that have been connected to one another or by being integrated and unsegregated pieces.


It should be noted a grinding process may be utilized to make a cut that exposes any section of any of the first, second, or third set of conductive vias 56, 58, 60. Since any section of any of the first, second, or third set of conductive vias 56, 58, 60 can be utilized to couple to the electromagnetic shield 76, the accuracy required in making the cuts and create the opening 72 is reduced.


For example, FIG. 3A and FIG. 3B illustrate steps for manufacturing yet another embodiment of an electronic module. In this embodiment, a substrate 80, shown in FIG. 3A, has a substrate body 82 that defines a component portion 83. The substrate 80 has a stack of a first, second, third, and fourth metallic layers 84, 86, 88, 90 that extend along a periphery 91 (shown in FIG. 3B) of the component portion 83. In this example, the first, second, third, and fourth metallic layers 84, 86, 88, 90 extend about the entire periphery 91 of the component portion 83 to surround the component portion 83. In alternative embodiments, the first, second, third, and fourth metallic layers 84, 86, 88, 90, may only extend along a portion of the periphery 91. Attached to and between the first, second, third, and fourth metallic layers 84, 86, 88, 90 are the first, second, and third sets of conductive vias 92, 94, 96.


As shown in FIG. 3A, an opening 98 has been formed into the substrate body 82, through the first metallic layer 84, and into the first set of conductive vias 92. The cut that forms the opening 98 forms sections 100 of the first set of conductive vias 92 which are now exposed by the opening 98. The sections 100 and the first set of conductive vias 92 are positioned below a component area 102 on a surface 104 of the substrate body 82. As in the previous embodiment, an overmold 106 was provided over the surface 104 to cover the component area 102 and thus, the opening 98 was also formed by cutting through the overmold 106. Since any section 100 of the first set of component vias 92 may be exposed to connect an electromagnetic shield to ground, the sections 100 may be formed anywhere on the surface or within the first set of conductive vias 92. Consequently, less accuracy is required in making cuts when creating the opening 98.


Next, a seed layer (not shown) may be provided on the overmold 106 and within the opening 98. An electromagnetic shield material is applied to this seed layer to form the electromagnetic shield 108, as illustrated in FIG. 3B to form the electronic module 110. In this embodiment of the electronic module 110, the electromagnetic shield 108 is directly attached to the sections 100 of the first set of conductive vias 92 and also to the remaining parts of the first metallic layer 84. Consequently, lateral portions 112 of the electromagnetic shield 108 are formed to shield part of the substrate body 82 in the component portion 83 and thus providing shielding to internal portions of the substrate 80. However, the opening 98 (illustrated in FIG. 3A) may be formed to expose any section of any of the first, second, and third sets of conductive vias 92, 94, 96. In this manner, the depth of the lateral portions 112 can be controlled so that the electromagnetic shield 108 shields any desired part of the periphery 91 of the component portion 83.



FIG. 4 is a top down view of a metallic layer 116 that extends along a perimeter 118 of a component area 120 on a surface 122 of a substrate 124. Illustrated on the metallic layer 116 are projections 126, 128 of conductive vias attached below the metallic layer 116. In this particular embodiment, the conductive vias are solid metal bars and the projection 126 is of a circular shaped conductive metal bar and projection 128 is of a slot shaped conductive metal bar. These shapes are advantageous because they provide a large solid volume for cuts thereby decreasing the accuracy required in making cuts so that an electromagnetic shield appropriately connects to ground. These conductive vias may be made from any type of conductive material such as metals like, for example, copper (Cu), gold (Au), silver (Ag), Nickel (Ni). The conductive material may also include metallic alloys and other conductive materials mixed with or forming ionic or covalent bonds with other non-conductive materials to provide a desired material property.


Referring now to FIG. 5, one embodiment of an electronic meta-module 130 having a plurality of shielded electronic modules 132 is shown. In this example, the plurality of shielded electronic modules 132 is arranged as an array 133 of shielded electronic modules 132. The array 133 may be of any shape, however, in this example, the array 133 is a rectangular array that arranges the plurality of shielded electronic modules 132 in rows and columns. As shown in FIG. 6, these shielded electronic modules 132 may be singulated from the electronic meta-module 130 to provide individual shielded electronic modules 132.



FIGS. 7A-7L illustrates a series of steps for manufacturing the electronic meta-module 130. To create the substrate for the electronic meta-module 130, a carrier metallic layer 134 is first provided (FIG. 7A) and a first metallic sheet 136 is formed on the carrier metallic layer 134 (FIG. 7B). Photolithography may be utilized to form the metallic sheet 136 into a first metallic layer 138 of a plurality of metallic structures 140 (FIG. 7C). Photolithography may also be utilized to form circuitry (not shown). This circuitry may form part of the first metallic layers 138, be within the first metallic layers 138, couple the first metallic layers 138, and/or form structures that are not part of the first metallic layers 138. The first metallic layers 138 of the illustrated embodiment are separated from one another because the plurality of metallic structures 140 are to be built as separated structures. Also, each of these first metallic layers 138 surrounds and defines an aperture 142 which may include the circuitry discussed above (not shown). In other embodiments, the first metallic layers 138 may simply be a metallic strip and thus would not define the aperture 142.


A first set of conductive vias 144 may then be formed on each of the first metallic layers 138 of the plurality of metallic structures 140 (FIG. 7D). In this embodiment, the first set of conductive vias 144 is provided around each of the first metallic layers 138. A first insulating substrate layer 146 may then be provided over the first metallic layers 138 and the first set of conductive vias 144 (FIG. 7E). For example, the first insulating substrate layer 146 may be formed from a dielectric material that is laminated over the first metallic layers 138 and the first set of conductive vias 144. When the first insulating substrate layer 146 is initially provided over the first metallic layers 138 and the first set of conductive vias 144, the first set of conductive vias 144 may extend above the first insulating substrate layer 146. In this embodiment, the first set of conductive vias 144 may be grinded so that the first set of conductive vias 144 is flush with the first insulating substrate layer 146. The first insulating substrate layer 146 forms a part of the substrate body 148 of the substrate.


The first set of conductive vias 144 of the illustrated embodiment is formed on the first metallic layers 138 prior to providing the first insulating substrate layer 146. In the alternative, the first insulating substrate layer 146 may be provided prior to forming the first set of conductive vias 144. Afterwards, holes may be etched into the first insulating substrate layer 146 and a conductive material plated into these holes to form the first set of conductive vias 144.


When the first insulating substrate layer 146 is provided, each of the apertures 142 (shown in FIG. 7C) enclosed by the first metallic layers 138 are filled with substrate material and each of the first metallic layers 138 surrounds an area 143 that forms part of a component portion of the substrate body 148. Thus, in the illustrated embodiment, the first metallic layer 138 circumscribes the area 143 (FIG. 7E) and defines a section of the periphery of the component portion. Next, the carrier metallic layer 134 may be removed and the process described in FIGS. 7A-7E may be repeated to form the desired number of insulating substrate layers 146, 150, 152 (FIG. 7F) in the substrate body 148 of the substrate 154, metallic layers 138, 156, 158, 160, and sets of conductive vias 144, 162, 164, in the metallic structures 148 for each component portion 163. The substrate 154 has a plurality of component portions 163 which each have a second, third, and fourth metallic layers 156, 158, 160 formed over the first metallic layer 138; and a first, second, and third set of conductive vias 144, 162, 164, attached between the first, second, third, and fourth metallic layers 138, 156, 158, 160. Similarly, the second and third insulating substrate layers 150, 152 are formed over the first insulating substrate layer 146. It should be noted however that the substrate 154 does not necessarily have to be formed from the bottom up. The substrate 154 could be provided from the top down where first metallic layer 138 and the first insulating substrate layer 146 are the top layers. In addition, the substrate 154 may be built from the middle outwards where the first metallic layer 138 and the first insulating substrate layer 146 are one of the middle layers of the substrate body 148. The second, third, and fourth metallic layers 156, 158, 160, the second and third insulating substrate layers 150, 152, and the second and third set of conductive vias 162, 164 would be formed on either side of the first metallic layer 138 to form the substrate 154.


In this embodiment, as illustrated in FIG. 7G, each component portion 163 includes a component area 162 on a surface 164 of the substrate body 148. One or more electronic components 165 may be formed on each component area 162 and then an overmold 166 provided over the surface 164 to cover the component areas 162 (FIG. 7H). Channels 168 provide openings along a periphery 169 of each of the component portions 163 (FIG. 7I).



FIG. 7J illustrate a cross sectional view between two component portions 163 after the channels 168 have been formed through the overmold 166 and the fourth metallic layers 160 to expose a section 170 of the third set of conductive vias 164. However, these channels 168 may extend through the overmold 166 and the substrate body 148 to expose any desired set of conductive vias 144, 162, 164 of the metallic structures 140. In this embodiment, sections 170 of the third set of conductive vias 164 are exposed by the channel 168. An electromagnetic shield material is applied over the overmold 166 and within the channel 168 to form electromagnetic shields 171 over the component areas 162 (FIG. 7K). Sections 170 of the third set of conductive vias 164 directly attach to the electromagnetic shields 171 so that the electromagnetic shields 171 are electrically connected to the metallic structures 140. The component portions 163 may be then be singulated from one another to form individual shielded electronic modules 132 (FIG. 7L).



FIGS. 8A-8L illustrates a series of steps for manufacturing another embodiment of an electronic meta-module. To create the substrate for the electronic meta-module, a carrier metallic layer 172 is first provided (FIG. 8A) and a first metallic sheet 174 is formed on the carrier metallic layer 172 (FIG. 8B). Photo lithography may be utilized to form the metallic sheet 174 into a first metallic layer 176 of a plurality of metallic structures 178 (FIG. 8C). Photo lithography may also be utilized to form circuitry (not shown). This circuitry may form part of the first metallic layers 176, be within the first metallic layers 176, couple the first metallic layers 176, and/or form structures that are not part of the first metallic layers 176. The first metallic layers 176 in this embodiment are integrated with one another because the plurality of metallic structures 178 are built as part of an integrated meta-metallic structure 180. Each of these first metallic layers 176 surrounds and defines an aperture 182 which may include the circuitry discussed above (not shown). In other embodiments, the first metallic layers 176 may simply be a metallic strip and thus would not define the aperture 182.


As shown in FIG. 8D, a first set of conductive vias 184 may then be formed on each of the first metallic layers 176 in the plurality of metallic structures 178. In this embodiment, the first sets of conductive vias 184 are provided around each of the first metallic layers 176. A first insulating substrate layer 186 may then be provided over the first metallic layers 176 and the first sets of conductive vias 184 (FIG. 8E). For example, the first insulating substrate layer 186 may be formed from a dielectric material that is laminated over the first metallic layers 176 and the first set of conductive vias 184. When the first insulating substrate layer 186 is initially provided over the first metallic layers 176 and the first set of conductive vias 184, the first set of conductive vias 184 may extend above the first insulating substrate layer 186. In this embodiment, the first set of conductive vias 184 may be grinded so that the first set of conductive vias 184 is flush with the first insulating substrate layer 186. The first insulating substrate layer 186 forms a part of the substrate body 188 of the substrate. The first sets of conductive vias 184 of the illustrated embodiment are formed on the first metallic layers 176 prior to providing the first insulating substrate layer 186. In the alternative, the first insulating substrate layer 186 may be provided prior to forming the first set of conductive vias 184. Afterwards, holes may be etched into the first insulating substrate layer 186 and a conductive material plated into these holes to form the first set of conductive vias 184.


When the first insulating substrate layer 186 is provided, each of the apertures 182 (shown in FIG. 8C) enclosed by the first metallic layers 176 are filled with substrate material and each of the first metallic layers 176 surrounds an area 190 (FIG. 8E) that forms part of a component portion of the substrate body 188. Thus, in the illustrated embodiment, the first metallic layer 176 circumscribes the area 190 and defines a section of the periphery of one of the component portions. The carrier metallic layer 172 may be removed and the process described in FIGS. 8A-8E may be repeated to form the desired number of insulating substrate layers 186, 192, 193 in the substrate body 188 of the substrate 195; metallic layers 176, 194, 196, 200 in each of the metallic structures 178; and sets of conductive vias 184, 202, 204, in the metallic structures 178 (FIG. 8F). The substrate 195 is depicted as having second, third, and fourth metallic layers 194, 196, 200 formed over of the first metallic layer 176. First, second, and third sets of conductive vias 184, 202, 204, are attached between the first, second, third, and fourth metallic layers 176, 194, 196, 200. Similarly, the second and third insulating substrate layers 192, 193 are formed over the first insulating substrate layer 186. As in the previous embodiment, the substrate 195 does not necessarily have to be formed from the bottom up. The substrate 195 could be provided from the top down, where the first metallic layer 176 and the first insulating substrate layer 186 are the top layers. In addition, substrate 195 may be built from the middle outwards where the first metallic layer 176 and the first insulating substrate layer 186 are one of the middle layers of the substrate body 188. The second, third, and fourth metallic layers 194, 196, 200; the second and third insulating substrate layers 192, 193; and the second and third set of conductive vias 202, 204 would be formed on either side of the first metallic layer 176 and first insulating substrate layer 186 to form the substrate 195.


The substrate 195 has a plurality of component portions 205 (FIG. 8F) each having a metallic structure 178 within the substrate body 188. In this embodiment, each component portion 205 is also formed to have a component area 206 on a surface 208 of the substrate body 188. Next, one or more electronic components 210 may be attached to each component area 206 (FIG. 8G) and then an overmold 212 provided over the surface 208 to cover the component areas 206 (FIG. 8H). Cuts are made into the overmold 212 and channels 214 form openings through the overmold 212 and substrate body 188 along a periphery 216 of each of the component portions 205 (FIG. 8I).



FIG. 8J illustrates a cross sectional view between two component portions 205 after the channels 214 have been formed through the overmold 212; the second, third, fourth metallic layers 194, 196, 200; and the first, second, third set of conductive vias 184, 202, 204 to expose a section 211 of the first set of conductive vias 184. However, these channels 214 may extend through the overmold 206 and the substrate body 188 to expose any desired set of conductive vias 184, 202, 204 of the metallic structures 178. In this embodiment, sections 211 of the third set of conductive vias 204 are exposed by the channel 214. An electromagnetic shield material is applied over the overmold 212 and within the channel 214 to form electromagnetic shields 218 over the component areas 206 (FIG. 8K). The sections 211 of the first set of conductive vias 184 (and other exposed sections of the metallic structures 178) are directly attached to one of the electromagnetic shields 218 so that the electromagnetic shields 218 are electrically connected to the metallic structures 178. The component portions 205 may then be singulated from one another to form individual shielded electronic modules 220 (FIG. 8L).


Those skilled in the art will recognize improvements and modifications to the embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.

Claims
  • 1. A method of manufacturing a plurality of electronic modules, comprising: providing a substrate comprising a substrate body having a plurality of component portions wherein each of the plurality of component portions includes a component area on a surface of the substrate body and a plurality of metallic structures, each of the plurality of metallic structures associated with one of the plurality of component portions;wherein each of the plurality of metallic structures have: a first metallic layer that extends along a periphery of the one of the plurality of component portions; anda first conductive vertical interconnect access structure (via) attached to the first metallic layer at the periphery of the one of the plurality of component portions; andwherein providing the substrate comprises: providing a first metal sheet;forming the first metallic layer in each of the plurality of metallic structures from the first metal sheet; andproviding a first insulating substrate layer of the substrate body on the first metallic layer of each of the plurality of metallic structures;providing electronic components on the component portions;providing an overmold over the surface of the substrate body to cover the component portions;forming channels along the periphery of each of the plurality of component portions, the channels being formed through at least the overmold, wherein the channels expose at least a first section of the first conductive via in each of the plurality of metallic structures; andapplying an electromagnetic shield material over the overmold and in the channels to form electromagnetic shields over each of the component areas wherein the first section of the first conductive via in each of the plurality of metallic structures is directly attached to one of the electromagnetic shields.
  • 2. The method of claim 1, further comprising singulating the plurality of component portions from the substrate body.
  • 3. The method of claim 1, wherein providing the substrate comprises forming the plurality of component portions so that the plurality of component portions are configured as an array of component portions.
  • 4. The method of claim 3, wherein the array of component portions includes columns and rows of component portions.
  • 5. The method of claim 1, wherein providing the substrate further comprises providing the first conductive via on the first metallic layer of each of the plurality of metallic structures.
  • 6. The method of claim 1, wherein providing the substrate further comprises: providing a second metal sheet over or below the first insulating substrate layer;forming a second metallic layer in each of the plurality of metallic structures from the second metal sheet; andproviding a second insulating substrate layer of the substrate body on the second metallic layer of each of the plurality of metallic structures.
  • 7. The method of claim 6, wherein providing the substrate further comprises: wherein forming the first metallic layer of each of the plurality of metallic structures from the first metal sheet comprises forming the first metallic layer of each of the plurality of metallic structures so that each substantially surrounds an area of the first insulating substrate layer that forms a part of the associated one of the plurality of component portions;forming a first plurality of conductive vias on the first metallic layer of each of the plurality of metallic structures that substantially surround the area of the first insulating substrate layer that forms the part of the associated one of the plurality of component portions, wherein the first plurality of conductive vias in each of the plurality of metallic structures comprises the first conductive via;wherein forming the second metallic layer of each of the plurality of metallic structures from the second metal sheet comprises forming the second metallic layer of each of the plurality of metallic structures so that each substantially surrounds an area of the second insulating substrate layer that forms a part of the associated one of the plurality of component portions; andforming a second plurality of conductive vias on each second metallic layer of each of the plurality of metallic structures that substantially surround the area of the second insulating substrate layer that forms the part of the associated one of the plurality of component portions.
  • 8. The method of claim 7, further comprising: wherein forming the channels along the periphery of each of the plurality of component portions, further comprises, for each of the plurality of metallic structures, exposing at least the first section of each of the first plurality of conductive vias which includes the first section of the first conductive via; andwherein applying the electromagnetic shield material over the overmold and in the channels to form the electromagnetic shields over each of the component areas comprises, for each of the plurality of metallic structures, coupling the first section of the first conductive via to one of the electromagnetic shields.
  • 9. The method of claim 8, wherein providing the substrate further comprises: providing a third metal sheet on the second insulating substrate layer, wherein the second insulating substrate layer includes the surface of the substrate body; andforming a third metallic layer in each of the plurality of metallic structures on the surface of the substrate body so as to substantially surround the component area.
  • 10. The method of claim 1, wherein each of the plurality of metallic structures is separated from one another.
  • 11. The method of claim 1, wherein the plurality of metallic structures is integrated into a meta-metallic structure.
  • 12. A method of manufacturing a plurality of electronic modules, comprising: providing a substrate comprising a substrate body having a plurality of component portions wherein each of the plurality of component portions includes a component area on a surface of the substrate body and a plurality of metallic structures, each of the plurality of metallic structures associated with one of the plurality of component portions;wherein each of the plurality of metallic structures have: a first metallic layer that extends continuously along a periphery of the one of the plurality of component portions; anda first conductive vertical interconnect access structure (via) attached to the first metallic layer at the periphery of the one of the plurality of component portions;providing electronic components on the component portions;providing an overmold over the surface of the substrate body to cover the component portions;forming channels along the periphery of each of the plurality of component portions, the channels being formed through at least the overmold, wherein the channels expose at least a first section of the first conductive via in each of the plurality of metallic structures; andapplying an electromagnetic shield material over the overmold and in the channels to form electromagnetic shields over each of the component areas wherein the first section of the first conductive via in each of the plurality of metallic structures is directly attached to one of the electromagnetic shields.
  • 13. A method of manufacturing a plurality of electronic modules, comprising: providing a substrate comprising: a substrate body having a plurality of component portions wherein each of the plurality of component portions includes:a component area on a surface of the substrate body and a plurality of metallic structures, each of the plurality of metallic structures associated with one of the plurality of component portions;wherein each of the plurality of metallic structures have: more than two metallic layers that extend along a periphery of the one of the plurality of component portions; anda first conductive vertical interconnect access structure (via) attached to the more than two metallic layers at the periphery of the one of the plurality of component portions, such that the more than two metallic layers and the first conductive via are configured to provide electromagnetic shielding;providing electronic components on the component portions;providing an overmold over the surface of the substrate body to cover the component portions;forming channels along the periphery of each of the plurality of component portions, the channels being formed through at least the overmold, wherein the channels expose at least a first section of the first conductive via in each of the plurality of metallic structures; andapplying an electromagnetic shield material over the overmold and in the channels to form electromagnetic shields over each of the component areas wherein the first section of the first conductive via in each of the plurality of metallic structures is directly attached to one of the electromagnetic shields.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application claims priority to and is a divisional application of U.S. patent application Ser. No. 14/447,847, filed Jul. 31, 2014, now U.S. Pat. No. 9,420,704, and entitled “CONNECTION USING CONDUCTIVE VIAS,” which is hereby incorporated by reference in its entirety. The '847 application is a divisional application of U.S. patent application Ser. No. 13/034,787, filed Feb. 25, 2011, now U.S. Pat. No. 8,835,226, which is hereby incorporated by reference in its entirety. The '787 application is related to U.S. patent application Ser. No. 12/030,711, entitled “INTERLEAVED INTERDIGITATED TRANSDUCERS,” filed Feb. 13, 2008, now U.S. Pat. No. 8,069,542; U.S. patent application Ser. No. 11/199,319, entitled “METHOD OF MAKING A CONFORMAL ELECTROMAGNETIC INTERFERENCE SHIELD,” filed Aug. 8, 2005, now U.S. Pat. No. 7,451,539; U.S. patent application Ser. No. 11/435,913, entitled “SUB-MODULE CONFORMAL ELECTROMAGNETIC INTERFERENCE SHIELD,” filed May 17, 2006, now U.S. Pat. No. 8,062,930; U.S. patent application Ser. No. 11/768,014, entitled “INTEGRATED SHIELD FOR A NO-LEAD SEMICONDUCTOR DEVICE PACKAGE,” filed Jun. 25, 2007, now U.S. Pat. No. 8,053,872; U.S. patent application Ser. No. 11/952,513, entitled “ISOLATED CONFORMAL SHIELDING,” filed Dec. 7, 2007, now U.S. Pat. No. 8,220,145; U.S. patent application Ser. No. 11/952,592, entitled “CONFORMAL SHIELDING PROCESS USING FLUSH STRUCTURES,” filed Dec. 7, 2007, now U.S. Pat. No. 8,409,658; U.S. patent application Ser. No. 11/952,617, entitled “HEAT SINK FORMED WITH CONFORMAL SHIELD,” filed Dec. 7, 2007, now U.S. Pat. No. 8,434,220; U.S. patent application Ser. No. 11/952,634, entitled “CONFORMAL SHIELDING PROCESS USING PROCESS GASES,” filed Dec. 7, 2007, now U.S. Pat. No. 8,186,048; U.S. patent application Ser. No. 11/952,670, entitled “PROCESS FOR MANUFACTURING A MODULE,” filed Dec. 7, 2007, now U.S. Pat. No. 8,359,739; U.S. patent application Ser. No. 11/952,690, entitled “METHOD OF MANUFACTURING A MODULE,” filed Dec. 7, 2007, now U.S. Pat. No. 8,061,012; U.S. patent application Ser. No. 12/797,381, entitled “TRANSCEIVER WITH SHIELD,” filed Jun. 9, 2010; U.S. patent application Ser. No. 12/913,364, entitled “METHOD FOR FORMING AN ELECTRONIC MODULE HAVING BACKSIDE SEAL,” filed Oct. 27, 2010, now U.S. Pat. No. 8,296,938; U.S. patent application Ser. No. 13/034,755, entitled “ELECTRONIC MODULES HAVING GROUNDED ELECTROMAGNETIC SHIELDS,” filed Feb. 25, 2011, now U.S. Pat. No. 8,959,762; U.S. patent application Ser. No. 13/034,787, entitled “CONNECTION USING CONDUCTIVE VIAS,” filed Feb. 25, 2011, now U.S. Pat. No. 8,835,226; U.S. patent application Ser. No. 13/036,272, entitled “METHODS OF FORMING A MICROSHIELD ON STANDARD QFN PACKAGE,” filed Feb. 28, 2011, now U.S. Pat. No. 9,627,230; U.S. patent application Ser. No. 13/117,284, entitled “CONFORMAL SHIELDING EMPLOYING SEGMENT BUILDUP,” filed May 27, 2011, now U.S. Pat. No. 8,296,941; U.S. patent application Ser. No. 13/151,499, entitled “CONFORMAL SHIELDING PROCESS USING PROCESS GASES,” filed Jun. 2, 2011, now U.S. Pat. No. 8,720,051; U.S. patent application Ser. No. 13/187,814, entitled “INTEGRATED SHIELD FOR A NO-LEAD SEMICONDUCTOR DEVICE PACKAGE,” filed Jul. 21, 2011, now U.S. Pat. No. 8,349,659; U.S. patent application Ser. No. 13/189,838, entitled “COMPARTMENTALIZED SHIELDING OF SELECTED COMPONENTS,” filed Jul. 25, 2011, now U.S. Pat. No. 9,137,934; U.S. patent application Ser. No. 13/906,892, entitled ELECTRONIC MODULES HAVING GROUNDED ELECTROMAGNETIC SHIELDS, filed May 31, 2013, now U.S. Pat. No. 9,807,890; and U.S. patent application Ser. No. 13/415,643, entitled “FIELD BARRIER STRUCTURES WITHIN A CONFORMAL SHIELD,” filed Mar. 8, 2012, now U.S. Pat. No. 8,614,899; all of which are commonly owned and assigned, at the time of the invention, and are hereby incorporated herein by reference in their entireties. When interpreting the language of this disclosure, any inconsistencies between this disclosure and the above-identified related applications are to be resolved in favor of the interpretations demanded by this disclosure.

US Referenced Citations (214)
Number Name Date Kind
3566190 Huebner et al. Feb 1971 A
3907616 Wiemer Sep 1975 A
3907617 Zwernemann Sep 1975 A
4680676 Petratos et al. Jul 1987 A
5329695 Traskos et al. Jul 1994 A
5389738 Piosenka et al. Feb 1995 A
5406630 Piosenka et al. Apr 1995 A
5436203 Lin Jul 1995 A
5459368 Onishi et al. Oct 1995 A
5473512 Degani et al. Dec 1995 A
5592391 Muyshondt et al. Jan 1997 A
5623293 Aoki Apr 1997 A
5639989 Higgins, III Jun 1997 A
5646828 Degani et al. Jul 1997 A
5650659 Mostafazadeh et al. Jul 1997 A
5870289 Tokuda et al. Feb 1999 A
5977626 Wang et al. Nov 1999 A
6004180 Knall et al. Dec 1999 A
6011698 Buehler Jan 2000 A
6137693 Schwiebert et al. Oct 2000 A
6150193 Glenn Nov 2000 A
6163454 Strickler Dec 2000 A
6297957 Johnson et al. Oct 2001 B1
6429386 DiBene, II et al. Aug 2002 B2
6448583 Yoneda et al. Sep 2002 B1
6448793 Barratt et al. Sep 2002 B1
6466416 Honjo et al. Oct 2002 B1
6538196 MacDonald et al. Mar 2003 B1
6590152 Horio et al. Jul 2003 B1
6599779 Shim et al. Jul 2003 B2
6613660 Kahlert et al. Sep 2003 B2
6633073 Rezvani et al. Oct 2003 B2
6657592 Dening et al. Dec 2003 B2
6707168 Hoffman et al. Mar 2004 B1
6717485 Kolb et al. Apr 2004 B2
6791795 Ohtomo et al. Sep 2004 B2
6807731 Brandenburg et al. Oct 2004 B2
6825560 Walker et al. Nov 2004 B1
6838750 Nuytkens et al. Jan 2005 B2
6887787 Farnworth May 2005 B2
6894229 Cheah May 2005 B1
6900383 Babb et al. May 2005 B2
6946324 McLellan et al. Sep 2005 B1
6947295 Hsieh Sep 2005 B2
6998532 Kawamoto et al. Feb 2006 B2
7030469 Mahadevan et al. Apr 2006 B2
7042398 Tang et al. May 2006 B2
7087461 Park et al. Aug 2006 B2
7087462 Park et al. Aug 2006 B1
7109410 Arnold et al. Sep 2006 B2
7109817 Kolb et al. Sep 2006 B2
7125744 Takehara et al. Oct 2006 B2
7148574 Lee et al. Dec 2006 B2
7187060 Usui Mar 2007 B2
7227719 Sasaki et al. Jun 2007 B2
7259041 Stelzi et al. Aug 2007 B2
7342303 Berry et al. Mar 2008 B1
7348663 Kirloskar et al. Mar 2008 B1
7433203 Yi et al. Oct 2008 B1
7443693 Arnold et al. Oct 2008 B2
7445968 Harrison et al. Nov 2008 B2
7451539 Morris et al. Nov 2008 B2
7478474 Koga Jan 2009 B2
7488903 Kawagishi et al. Feb 2009 B2
7514772 Kobayashi et al. Apr 2009 B2
7548430 Huemoeller et al. Jun 2009 B1
7598606 Chow et al. Oct 2009 B2
7633170 Yang et al. Dec 2009 B2
7633765 Scanlan et al. Dec 2009 B1
7635918 Yoshida Dec 2009 B2
7636245 Clancy et al. Dec 2009 B2
7643311 Coffy Jan 2010 B2
7651889 Tang et al. Jan 2010 B2
7665201 Sjoedin Feb 2010 B2
7671451 Lee et al. Mar 2010 B2
7700411 Yang et al. Apr 2010 B2
7701728 Hatanaka et al. Apr 2010 B2
7772046 Pagaila et al. Aug 2010 B2
7829981 Hsu Nov 2010 B2
7902643 Tuttle Mar 2011 B2
7902644 Huang et al. Mar 2011 B2
7928538 Salzman Apr 2011 B2
7989928 Liao Aug 2011 B2
8013258 Wu Sep 2011 B2
8053872 Swan et al. Nov 2011 B1
8061012 Carey et al. Nov 2011 B2
8062930 Shah et al. Nov 2011 B1
8084300 San Antonio et al. Dec 2011 B1
8093690 Ko et al. Jan 2012 B2
8110441 Chandra et al. Feb 2012 B2
8186048 Leahy et al. May 2012 B2
8220145 Hiner et al. Jul 2012 B2
8268677 Pagaila Sep 2012 B1
8296938 Carey et al. Oct 2012 B2
8296941 Hiner et al. Oct 2012 B2
8349659 Swan et al. Jan 2013 B1
8359739 Carey et al. Jan 2013 B2
8373264 Welch et al. Feb 2013 B2
8409658 Hiner et al. Apr 2013 B2
8410584 An Apr 2013 B2
8434220 Rao et al. May 2013 B2
8507319 Chow et al. Aug 2013 B2
8552539 Foster Oct 2013 B1
8614899 Madsen et al. Dec 2013 B2
8720051 Leahy et al. May 2014 B2
8748230 Welch et al. Jun 2014 B2
8835226 Morris et al. Sep 2014 B2
8861221 Pagaila Oct 2014 B2
8959762 Leahy et al. Feb 2015 B2
9137934 Morris et al. Sep 2015 B2
20020036345 Iseki et al. Mar 2002 A1
20020118529 Babin et al. Aug 2002 A1
20020142516 Light Oct 2002 A1
20030011049 Nuytkens et al. Jan 2003 A1
20030048581 Ohtomo et al. Mar 2003 A1
20030062541 Warner Apr 2003 A1
20030090883 Asahi et al. May 2003 A1
20030151122 Davies Aug 2003 A1
20040063246 Karnezos Apr 2004 A1
20040103509 Bidard et al. Jun 2004 A1
20040104473 Farnworth Jun 2004 A1
20040178500 Usui Sep 2004 A1
20040209434 Seaford et al. Oct 2004 A1
20040214023 Park et al. Oct 2004 A1
20040222511 Zhang Nov 2004 A1
20040232536 Fukuzumi Nov 2004 A1
20040238934 Warner et al. Dec 2004 A1
20050046001 Warner Mar 2005 A1
20050153061 Nuytkens et al. Jul 2005 A1
20060033184 Park et al. Feb 2006 A1
20060151203 Krueger et al. Jul 2006 A1
20060223577 Ouzillou Oct 2006 A1
20060244131 Kobayashi et al. Nov 2006 A1
20060273813 Coffy Dec 2006 A1
20060274517 Coffy Dec 2006 A1
20070030661 Morris et al. Feb 2007 A1
20070042593 Lee et al. Feb 2007 A1
20070045248 Schein et al. Mar 2007 A1
20070058748 Kim et al. Mar 2007 A1
20070062637 Sjoedin Mar 2007 A1
20070155053 Karnezos Jul 2007 A1
20070163802 Monthei Jul 2007 A1
20070200210 Zhao et al. Aug 2007 A1
20070221399 Nishizawa et al. Sep 2007 A1
20070222697 Caimi et al. Sep 2007 A1
20070290322 Zhao et al. Dec 2007 A1
20080019112 Hatanaka et al. Jan 2008 A1
20080054421 Dimaano et al. Mar 2008 A1
20080108179 Mistry et al. May 2008 A1
20080112151 Thompson et al. May 2008 A1
20080139013 Tomura et al. Jun 2008 A1
20080142938 Chow et al. Jun 2008 A1
20080157316 Yang Jul 2008 A1
20080210462 Kawagishi et al. Sep 2008 A1
20080224306 Yang Sep 2008 A1
20080308912 Cha et al. Dec 2008 A1
20080317188 Staszewski et al. Dec 2008 A1
20090000114 Rao et al. Jan 2009 A1
20090000815 Hiner et al. Jan 2009 A1
20090000816 Hiner et al. Jan 2009 A1
20090002969 Madsen et al. Jan 2009 A1
20090002970 Leahy et al. Jan 2009 A1
20090002971 Carey et al. Jan 2009 A1
20090002972 Carey et al. Jan 2009 A1
20090009979 Mori et al. Jan 2009 A1
20090016039 Imamura Jan 2009 A1
20090025211 Hiner et al. Jan 2009 A1
20090051011 Usami Feb 2009 A1
20090066588 Cheng et al. Mar 2009 A1
20090067149 Bogursky Mar 2009 A1
20090072357 Tang et al. Mar 2009 A1
20090072364 Punzalan et al. Mar 2009 A1
20090079041 Huang et al. Mar 2009 A1
20090140402 Ohtani Jun 2009 A1
20090227273 McCune, Jr. Sep 2009 A1
20090233562 Kim et al. Sep 2009 A1
20090270054 Ridgers et al. Oct 2009 A1
20090302438 Chauhan et al. Dec 2009 A1
20090315156 Harper Dec 2009 A1
20100032815 An Feb 2010 A1
20100051343 Lam Mar 2010 A1
20100123233 Yoon et al. May 2010 A1
20100199492 Hiner et al. Aug 2010 A1
20100207258 Eun et al. Aug 2010 A1
20100224992 McConnelee et al. Sep 2010 A1
20100279730 Ortiz Nov 2010 A1
20110014880 Nicolson et al. Jan 2011 A1
20110017263 Gibson et al. Jan 2011 A1
20110038136 Carey et al. Feb 2011 A1
20110084378 Welch et al. Apr 2011 A1
20110085314 Franz Apr 2011 A1
20110114369 Lee et al. May 2011 A1
20110182048 Roethlingshoefer et al. Jul 2011 A1
20110225803 Hiner et al. Sep 2011 A1
20110235282 Leahy et al. Sep 2011 A1
20110298109 Pagaila et al. Dec 2011 A1
20110298670 Jung et al. Dec 2011 A1
20120044653 Morris et al. Feb 2012 A1
20120074538 Tsai et al. Mar 2012 A1
20120075821 Pagaila Mar 2012 A1
20120126378 San Antonio et al. May 2012 A1
20120182706 Siomkos et al. Jul 2012 A1
20120217624 Morris et al. Aug 2012 A1
20120218729 Carey et al. Aug 2012 A1
20120270371 DeBar et al. Oct 2012 A1
20140097007 Nagai et al. Apr 2014 A1
20140182920 Yanagisawa et al. Jul 2014 A1
20140262442 Nomura et al. Sep 2014 A1
20140268587 Nomura et al. Sep 2014 A1
20140340859 Morris et al. Nov 2014 A1
20140355222 Dang et al. Dec 2014 A1
20150091157 Chi et al. Apr 2015 A9
20150124421 Leahy et al. May 2015 A1
20160148882 Kim May 2016 A1
Foreign Referenced Citations (20)
Number Date Country
1855451 Nov 2006 CN
1715520 Oct 2006 EP
1717857 Nov 2006 EP
1764834 Mar 2009 EP
H11163583 Jun 1999 JP
2004207352 Jul 2004 JP
2005039007 Feb 2005 JP
2005109306 Apr 2005 JP
2006332255 Dec 2006 JP
2007311396 Nov 2007 JP
20060113412 Nov 2006 KR
0035085 Jun 2000 WO
03058812 Jul 2003 WO
2004019490 Mar 2004 WO
2004060034 Jul 2004 WO
2007060784 May 2007 WO
2007132560 Nov 2007 WO
2009144960 Dec 2009 WO
2010014103 Feb 2010 WO
2010021262 Feb 2010 WO
Non-Patent Literature Citations (109)
Entry
Final Office Action for U.S. Appl. No. 14/595, 401, dated Oct. 6, 2016, 15 pages.
Notice of Allowance for U.S. Appl. No. 13/036,272, dated Sep. 30, 2016, 5 pages.
Final Office Action for U.S. Appl. No. 13/906,892, dated Aug. 26, 2016, 11 pages.
Advisory Action for U.S. Appl. No. 13/906,892, dated Mar. 14, 2017, 3 pages.
Non-Final Office Action for U.S. Appl. No. 13/906,892, dated Apr. 3, 2017, 9 pages.
Examination Report for Indian Patent Application No. 8469/DELNP/2009, dated Apr. 11, 2017, 7 pages.
Notice of Allowance for U.S. Appl. No. 13/906,892, dated May 19, 2017, 9 pages.
Notice of Allowance for U.S. Appl. No. 11/952,690, dated Aug. 30, 2010, 9 pages.
Non-Final Office Action for U.S. Appl. No. 11/952,690, dated Mar. 25, 2010, 9 pages.
Non-Final Rejection for U.S. Appl. No. 12/913,364, dated Feb. 13, 2012, 6 pages.
Notice of Allowance for U.S. Appl. No. 12/913,364, dated Jun. 8, 2012, 8 pages.
Non-Final Office Action for U.S. Appl. No. 13/189,838, dated Mar. 14, 2014, 14 pages.
Final Office Action for U.S. Appl. No. 13/189,838, dated Jun. 19, 2014, 10 pages.
Advisory Action for U.S. Appl. No. 13/189,838, dated Aug. 28, 2014, 2 pages.
Non-Final Office Action for U.S. Appl. No. 13/189,838, dated Oct. 28, 2014, 11 pages.
Final Office Action for U.S. Appl. No. 13/189,838, dated Feb. 20, 2015, 13 pages.
Non-Final Office Action for U.S. Appl. No. 13/034,755, dated Aug. 15, 2013, 6 pages.
Final Office Action for U.S. Appl. No. 13/034,755, dated Jan. 31, 2014, 10 pages.
Advisory Action for U.S. Appl. No. 13/034,755, dated Mar. 4, 2014, 3 pages.
Notice of Allowance for U.S. Appl. No. 13/034,755, dated Oct. 17, 2014, 7 pages.
Non-Final Office Action for U.S. Appl. No. 13/034,787, dated Jan. 16, 2013, 9 pages.
Final Office Action for U.S. Appl. No. 13/034,787, dated Mar. 19, 2013, 9 pages.
Advisory Action for U.S. Appl. No. 13/034,787, dated May 17, 2013, 3 pages.
Non-Final Office Action for U.S. Appl. No. 13/034,787, dated Aug. 9, 2013, 9 pages.
Final Office Action for U.S. Appl. No. 13/034,787, dated Nov. 15, 2013, 12 pages.
Advisory Action for U.S. Appl. No. 13/034,787, dated Jan. 27, 2014, 4 pages.
Advisory Action for U.S. Appl. No. 13/034,787, dated Feb. 26, 2014, 4 pages.
Notice of Allowance for U.S. Appl. No. 13/034,787, dated May 1, 2014, 9 pages.
Corrected Notice of Allowability for U.S. Appl. No. 13/034,787, dated Jul. 29, 2014, 5 pages.
Non-Final Office Action for U.S. Appl. No. 12/797,381, dated Jan. 8, 2013, 20 pages.
Final Office Action for U.S. Appl. No. 12/797,381, dated May 16, 2013, 19 pages.
Advisory Action for U.S. Appl. No. 12/797,381, dated Jul. 17, 2013, 3 pages.
Examiner's Answer for U.S. Appl. No. 12/797,381, dated Dec. 31, 2013, 6 pages.
Final Office Action for U.S. Appl. No. 13/036,272, dated Oct. 20, 2014, 6 pages.
Advisory Action for U.S. Appl. No. 13/036,272, dated Jan. 8, 2015, 3 pages.
Author Unknown, “Cho-Shield Conductive Coatings,” Chomerics—EMI Products, Copyright: 2001, 1 page, Retrieved from http://www.chomerics.com/products/choshield_coatings.htm.
Author Unknown, “Cho-Shield Conductive Coatings,” Chomerics: A Division of Parker Hannifin Corporation, Dec. 8, 2000, 3 pages, Retrieved from: http://www.chomerics.com/products/choshield_coatings.htm.
Author Unknown, “Fractional-N RF Synthesizer with Modulator and Digital IF Filter (RF6001),” RF Micro Devices: Part of the Polaris Total Radio Solution, 2005, 2 pages.
Notice of Allowance for U.S. Appl. No. 13/189,838, dated May 4, 2015, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/189,838, dated Jul. 30, 2015, 5 pages.
Non-Final Office Action for U.S. Appl. No. 13/036,272, dated Apr. 14, 2015, 7 pages.
Non-Final Office Action for U.S. Appl. No. 14/447,847, dated May 7, 2015, 7 pages.
Final Office Action for U.S. Appl. No. 14/447,847, dated Sep. 14, 2015, 8 pages.
Non-Final Office Action for U.S. Appl. No. 13/906,892, dated Aug. 10, 2015, 10 pages.
Advisory Action for U.S. Appl. No. 13/906,892, dated Nov. 28, 2016, 3 pages.
Final Office Action for U.S. Appl. No. 13/906,892, dated Dec. 15, 2016, 11 pages.
Notice of Allowance for U.S. Appl. No. 14/595,401, dated Jan. 6, 2017, 8 pages.
Non-Final Office Action for U.S. Appl. No. 14/595,401, dated Mar. 28, 2016, 14 pages.
Decision on Appeal for U.S. Appl. No. 12/797,381, dated Mar. 11, 2016, 6 pages.
Non-Final Office Action for U.S. Appl. No. 13/036,272, dated Apr. 8, 2016, 7 pages.
Notice of Allowance for U.S. Appl. No. 14/447,847, dated Feb. 29, 2016, 7 pages.
Notice of Allowance for U.S. Appl. No. 14/447,847, dated Mar. 31, 2016, 7 pages.
Corrected Notice of Allowability for U.S. Appl. No. 14/447,847, dated Jul. 15, 2016, 4 pages.
Advisory Action for U.S. Appl. No. 13/906,892, dated Jun. 15, 2016, 2 pages.
Final Office Action for U.S. Appl. No. 13/036,272, dated Nov. 19, 2015, 9 pages.
Final Office Action for U.S. Appl. No. 14/447,847, dated Dec. 11, 2015, 8 pages.
Final Office Action for U.S. Appl. No. 13/906,892, dated Feb. 11, 2016, 10 pages.
Advisory Action for U.S. Appl. No. 13/036,272, dated Feb. 5, 2016, 3 pages.
Notice of Allowance for U.S. Appl. No. 11/199,319, dated Oct. 2, 2008, 6 pages.
Non-Final Office Action for U.S. Appl. No. 11/435,913, dated May 21, 2010, 5 pages.
Final Office Action for U.S. Appl. No. 11/435,913, dated Nov. 17, 2009, 8 pages.
Non-Final Office Action for U.S. Appl. No. 11/435,913, dated Mar. 2, 2009, 8 pages.
Final Office Action for U.S. Appl. No. 11/435,913, dated Aug. 15, 2008, 8 pages.
Non-Final Office Action for U.S. Appl. No. 11/435,913, dated Jan. 7, 2008, 7 pages.
Non-Final Office Action for U.S. Appl. No. 11/768,014, dated Jan. 21, 2009, 9 pages.
Non-Final Office for U.S. Appl. No. 11/768,014, dated Mar. 25, 2010, 9 pages.
Non-Final Office for U.S. Appl. No. 11/768,014, dated Jul. 10, 2009, 7 pages.
Notice of Allowance for U.S. Appl. No. 13/187,814, dated Sep. 10, 2012, 8 pages.
Non-Final Office Action for U.S. Appl. No. 11/952,484, dated Jan. 8, 2010, 17 pages.
Final Office Action for U.S. Appl. No. 11/952,484, dated Oct. 5, 2010, 19 pages.
Non-Final Office Action for U.S. Appl. No. 11/952,484, dated Oct. 27, 2011, 22 pages.
Non-Final Office Action for U.S. Appl. No. 13/415,643, dated Jan. 3, 2013, 17 pages.
Quayle Action for U.S. Appl. No. 13/415,643, dated Jul. 11, 2013, 6 pages.
Notice of Allowance for U.S. Appl. No. 13/415,643, dated Aug. 15, 2013, 8 pages.
Non-Final Office Action for U.S. Appl. No. 11/952,513, dated May 10, 2011, 19 pages.
Final Office Action for U.S. Appl. No. 11/952,513, dated Oct. 26, 2011, 16 pages.
Notice of Allowance for U.S. Appl. No. 11/952,513, dated Mar. 6, 2012, 9 pages.
Non-Final Office Action for U.S. Appl. No. 13/117,284, dated Nov. 9, 2011, 12 pages.
Final Office Action for U.S. Appl. No. 13/117,284, dated Feb. 29, 2012, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/117,284, dated May 1, 2012, 8 pages.
Non-Final Office Action for U.S. Appl. No. 11/952,545, dated Oct. 23, 2009, 12 pages.
Non-Final Office Action for U.S. Appl. No. 12/766,347, dated Jun. 29, 2012, 11 pages.
Notice of Allowance for U.S. Appl. No. 11/952,592, dated Aug. 6, 2012, 7 pages.
Non-Final Office Action for U.S. Appl. No. 11/952,592, dated Sep. 19, 2011, 9 pages.
Final Office Action for U.S. Appl. No. 11/952,592, dated Feb. 24, 2011, 9 pages.
Non-Final Office Action for U.S. Appl. No. 11/952,592, dated Dec. 15, 2010, 9 pages.
Non-Final Office Action for U.S. Appl. No. 11/952,592, dated Jul. 28, 2009, 7 pages.
Final Office Action for U.S. Appl. No. 11/952,592, dated Apr. 16, 2010, 8 pages.
Final Office Action for U.S. Appl. No. 11/952,592, dated Jan. 18, 2012, 10 pages.
Non-Final Office Action for U.S. Appl. No. 11/952,592, dated Jun. 12, 2012, 10 pages.
Notice of Allowance for U.S. Appl. No. 11/952,617, dated Jan. 8, 2013, 8 pages.
Notice of Allowance for U.S. Appl. No. 11/952,617, dated Jun. 4, 2012, 9 pages.
Final Office Action for U.S. Appl. No. 11/952,617, dated Feb. 16, 2012, 7 pages.
Non-Final Office Action for U.S. Appl. No. 11/952,617, dated Jul. 28, 2011, 9 pages.
Non-Final Office Action for U.S. Appl. No. 11/952,617, dated Sep. 26, 2008, 10 pages.
Final Office Action for U.S. Appl. No. 11/952,617, dated Nov. 20, 2009, 16 pages.
Non-Final Office Action for U.S. Appl. No. 11/952,634, dated Jun. 13, 2011, 7 pages.
Final Office Action for U.S. Appl. No. 11/952,634, dated Feb. 1, 2011, 7 pages.
Final Office Action for U.S. Appl. No. 11/952,634, dated Dec. 23, 2010, 8 pages.
Non-Final Office Action for U.S. Appl. No. 11/952,634, dated Jul. 21, 2010, 7 pages.
Notice of Allowance for U.S. Appl. No. 13/151,499, dated Dec. 19, 2013, 8 pages.
International Search Report for PCT/US2008/068153, dated Dec. 9, 2008, 3 pages.
Office Action for Chinese Patent Application No. 200880104171.1, dated Jun. 2, 2011, 20 pages.
Second Office Action for Chinese Patent Application No. 200880104171.1, dated Feb. 16, 2012, 8 pages.
Non-Final Office Action for U.S. Appl. No. 11/952,670, dated Jun. 22, 2011, 4 pages.
Non-Final Office Action for U.S. Appl. No. 11/952,670, dated May 27, 2010, 6 pages.
Notice of Allowance for U.S. Appl. No. 11/952,670, dated Oct. 21, 2009, 6 pages.
Notice of Allowance for U.S. Appl. No. 11/952,670, dated Aug. 24, 2012, 7 pages.
International Preliminary Report on Patentability and Written Opinion for International Patent Application No. PCT/US2008/068153, dated Jan. 5, 2010, 6 pages.
Related Publications (1)
Number Date Country
20150296631 A1 Oct 2015 US
Divisions (2)
Number Date Country
Parent 14447847 Jul 2014 US
Child 14750384 US
Parent 13034787 Feb 2011 US
Child 14447847 US