Claims
- 1. An alignment mark on a semiconductor wafer, comprising:
- a trench in an dielectric layer of a semiconductor wafer;
- a base layer of conformally deposited equiaxed grain tungsten lining said trench;
- a bulk layer of conformally deposited columnar grain tungsten covering said base layer; and
- a protective layer of conformally deposited metal organic chemical vapor deposition titanium nitride covering said bulk layer;
- wherein a deposition trench providing a reliable alignment mark is formed by said tungsten and titanium nitride layers following planarization of the wafer's surface by chemical mechanical polishing.
- 2. The alignment mark of claim 1 wherein said protective layer is between about 50 and 300 .ANG. thick.
- 3. The alignment mark of claim 2 wherein said protective layer is between about 50 and 250 .ANG. thick.
- 4. The alignment mark of claim 3 wherein said protective layer is about 150 .ANG. thick.
- 5. The alignment mark of claim 1 further comprising a metal layer and a photoresist layer deposited following chemical mechanical polishing of said wafer's surface, wherein a deposition trench providing a reliable alignment mark is formed by said tungsten, titanium nitride, metal and photoresist layers.
Parent Case Info
This is a Divisional of application Ser. No. 08/925,200 filed on Sep. 8, 1997, now U.S. Pat. No. 6,060,787, which is the Divisional of application Ser. No. 08/924,903 filed on Sep. 8, 1997, now U.S. Pat. No. 5,981,352.
US Referenced Citations (22)
Non-Patent Literature Citations (2)
Entry |
Unknown Author, "Thermal Oxidation of Single Crystal Silicon", p. 7, place of publication unknown, date of publication unknown. |
Wolf et al., "Silicon Processing for the VLSI Era vol. 1-Process Technology," p. 198, Lattice Press, 1986. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
925200 |
Sep 1997 |
|
Parent |
924903 |
Sep 1997 |
|