1. Field of the Invention
The present invention relates to an interconnect structure and, more particularly, to a copper-topped interconnect structure that has thin and thick copper traces, and a method of forming the copper-topped interconnect structure.
2. Description of the Related Art
A metal interconnect structure is a multi-layered structure that electrically interconnects together the various devices formed on a semiconductor wafer to realize an electrical circuit. In order to lower the resistance of the interconnect structure, the top layer of the interconnect structure is commonly formed from copper.
As further shown in
As shown in
As shown in
Next, as shown in
As shown in
After this, a mask 140 is formed and patterned on metal layer 138. Next, the exposed regions of metal layer 138 are etched to form a number of metal bond pads 142 over selected regions of the top surfaces of the copper traces 130. Mask 140 is then removed. After mask 140 has been removed, solder balls can be attached to the metal bond pads 142 or, alternately, bonding wires can be attached to the metal bond pads 142.
Although method 100 provides an approach to forming a copper-topped interconnect structure, there is a need for additional methods of forming copper-topped interconnect structures.
As shown in
As further shown in
The openings 220 include a number of first openings 220-1 that are each separated from an adjacent first opening 220-1 by a first minimum distance MD1. In addition, as shown in
As shown in
Next, a plating mold 224 is formed on seed layer 222 to have a number of openings 226 that expose the number of first openings 220-1. Each opening 226, in turn, has a cross-sectional width 226W. The cross-sectional width 226W, which is substantially greater than the cross-sectional width 220-1W, is measured along the same straight cut plane as the cross-sectional width 220-1W. In accordance with the present invention, as further shown in
As shown in
In addition, each first copper trace 230 has a cross-sectional width 230W, a top surface 230T, and a thickness of, for example, 5 μm. The cross-sectional width 230W of a first copper trace 230 is measured normal to a length of the first copper trace 230 and normal to a thickness of the first copper trace 230. After the electroplating process has been completed, plating mold 224 is removed.
Next, as shown in
Each opening 234 has a cross-sectional width 234W. The cross-sectional width 234W, which is substantially greater than the cross-sectional width 220-2W, is measured along the same straight cut plane as the cross-section width 220-2W. In accordance with the present invention, as further shown in
As shown in
In addition, each second copper trace 236 has a cross-sectional width 236W, a top surface 236T, and a thickness of, for example, 15 μm. The cross-sectional width 236W of a second copper trace 236 is measured normal to a length of the second copper trace 236 and normal to a thickness of the second copper trace 236. The minimum cross-sectional widths of the portions of the second copper traces 236 that lie completely above passivation layer 216 are substantially greater than the minimum cross-sectional widths of the portions of the first copper traces 230 that lie completely above passivation layer 216.
Further, as further shown in
As shown in
Following this, after barrier layer 240 has been formed, a mask 242 is then formed and patterned on barrier layer 240. Next, as shown in
After mask 242 has been removed, solder balls 248 can be attached to selected regions on the copper traces 230 and 236 as illustrated in
Alternately, as shown in
Thus, a method of forming a copper-topped metal interconnect structure has been described. One of the advantages of the present invention is that a chip can be implemented with both high density design areas which do not require high current metal traces, and low density design areas which require high current metal traces. For example, traces with low current requirements can be implemented with copper traces 230 that require a relatively small minimum distance, such as 5 μm, while traces with high current requirements can be implemented with copper traces 236 that require a relatively large minimum distance, such as 15 μm.
When compared to prior art copper structures which only utilize traces with a small minimum distance between adjacent traces, the present invention substantially reduces the resistance of the high current traces. When compared to prior art copper structures which only utilize traces with a large minimum distance between traces, the present invention allows more low current traces to be formed in the same physical space, thereby increasing the routing density.
It should be understood that the above descriptions are examples of the present invention, and that various alternatives of the invention described herein may be employed in practicing the invention. Thus, it is intended that the following claims define the scope of the invention and that structures and methods within the scope of these claims and their equivalents be covered thereby.
Number | Name | Date | Kind |
---|---|---|---|
5254493 | Kumar | Oct 1993 | A |
5479054 | Tottori | Dec 1995 | A |
5550405 | Cheung et al. | Aug 1996 | A |
5728594 | Efland et al. | Mar 1998 | A |
5891805 | Cheng et al. | Apr 1999 | A |
6020640 | Efland et al. | Feb 2000 | A |
6025275 | Efland et al. | Feb 2000 | A |
6046071 | Sawai et al. | Apr 2000 | A |
6090697 | Xing et al. | Jul 2000 | A |
6133133 | Givens | Oct 2000 | A |
6140150 | Efland et al. | Oct 2000 | A |
6140702 | Efland et al. | Oct 2000 | A |
6150722 | Efland et al. | Nov 2000 | A |
6197688 | Simpson | Mar 2001 | B1 |
6236101 | Erdeljac et al. | May 2001 | B1 |
6294474 | Tzeng et al. | Sep 2001 | B1 |
6316359 | Simpson | Nov 2001 | B1 |
6372586 | Efland et al. | Apr 2002 | B1 |
6404053 | Givens | Jun 2002 | B2 |
6407453 | Watanabe et al. | Jun 2002 | B1 |
6521533 | Morand et al. | Feb 2003 | B1 |
6528410 | Usami et al. | Mar 2003 | B1 |
6528419 | Kordic et al. | Mar 2003 | B1 |
6559548 | Matsunaga et al. | May 2003 | B1 |
6638792 | Hui et al. | Oct 2003 | B2 |
6713381 | Barr et al. | Mar 2004 | B2 |
6713835 | Horak et al. | Mar 2004 | B1 |
6743719 | Chen et al. | Jun 2004 | B1 |
6750553 | Abesingha et al. | Jun 2004 | B2 |
6856019 | Tamaru et al. | Feb 2005 | B2 |
6943101 | Brintzinger | Sep 2005 | B2 |
7071024 | Towle et al. | Jul 2006 | B2 |
7087991 | Chen et al. | Aug 2006 | B2 |
7101809 | Jo | Sep 2006 | B2 |
7105917 | Cho et al. | Sep 2006 | B2 |
7132297 | Griglione et al. | Nov 2006 | B2 |
7247555 | Cong et al. | Jul 2007 | B2 |
7262126 | Bojkov et al. | Aug 2007 | B2 |
7271013 | Yong et al. | Sep 2007 | B2 |
7323406 | Lim et al. | Jan 2008 | B2 |
7429793 | Yamagata | Sep 2008 | B2 |
7474000 | Scheuerlein et al. | Jan 2009 | B2 |
20010000632 | Yoshizawa | May 2001 | A1 |
20010034119 | Morozumi | Oct 2001 | A1 |
20020084526 | Kasai | Jul 2002 | A1 |
20020102831 | Hui et al. | Aug 2002 | A1 |
20030025173 | Suminoe et al. | Feb 2003 | A1 |
20030076715 | Ikuta et al. | Apr 2003 | A1 |
20030173675 | Watanabe et al. | Sep 2003 | A1 |
20030205810 | Usami | Nov 2003 | A1 |
20040026786 | Leu et al. | Feb 2004 | A1 |
20040070042 | Lee et al. | Apr 2004 | A1 |
20050017355 | Chou et al. | Jan 2005 | A1 |
20050064606 | Pellizzer et al. | Mar 2005 | A1 |
20050098903 | Yong et al. | May 2005 | A1 |
20050121788 | Watanabe et al. | Jun 2005 | A1 |
20050127447 | Jo | Jun 2005 | A1 |
20050194683 | Yu et al. | Sep 2005 | A1 |
20050218527 | Watanabe | Oct 2005 | A1 |
20050245076 | Bojkov et al. | Nov 2005 | A1 |
20060001170 | Zhang et al. | Jan 2006 | A1 |
20060012046 | Koura et al. | Jan 2006 | A1 |
20060157854 | Takewaki et al. | Jul 2006 | A1 |
20060166402 | Lim et al. | Jul 2006 | A1 |
20060202346 | Shih et al. | Sep 2006 | A1 |
20070194450 | Tyberg et al. | Aug 2007 | A1 |
20070205520 | Chou et al. | Sep 2007 | A1 |
20080105947 | Kuzuhara et al. | May 2008 | A1 |
20090057895 | Lin et al. | Mar 2009 | A1 |
Number | Date | Country | |
---|---|---|---|
20100065964 A1 | Mar 2010 | US |