The invention relates to semiconductor structures and, more particularly, to bond pad structures and methods of manufacture.
Bond pads are used to bond bonding wires to a semiconductor device, e.g., an integrated circuit. Aluminum bond pad corrosion is a common occurrence in the fabrication of aluminum-copper (Al—Cu) bond pads. One particular corrosion mechanism is galvanic corrosion, which happens when a metal alloy (such as Al—Cu) is exposed to processing chemicals and/or atmospheric moisture. The corrosion may degrade conductive and/or bonding performance of the bond pad, and may also lead to other types of reliability problems in the semiconductor device.
In an aspect of the invention, a method of manufacturing a bond pad structure includes depositing an aluminum-copper (Al—Cu) layer over a dielectric layer; and; depositing an aluminum-chromium (Al—Cr) layer directly over the Al—Cu layer.
In an aspect of the invention, a method of manufacturing a bond pad structure includes depositing a titanium-nitride (TiN) layer over a via formed in a dielectric layer; depositing an aluminum-copper (Al—Cu) layer directly over the TiN layer; and depositing an aluminum-chromium (Al—Cr) layer directly over the Al—Cu layer.
In an aspect of the invention, a structure includes a titanium-nitride (TiN) layer deposited over a dielectric layer; an aluminum-copper (Al—Cu) layer deposited directly over the TiN layer; and an aluminum-chromium (Al—Cr) layer deposited directly over the Al—Cu layer.
The present invention is described in the detailed description which follows, in reference to the noted plurality of drawings by way of non-limiting examples of exemplary embodiments of the present invention.
The invention relates to semiconductor structures and, more particularly, to bond pad structures and methods of manufacture. More specifically, the present invention relates to aluminum-copper (Al—Cu) bond pad structures having a protective chromium alloy layer, e.g., an aluminum-chromium (Al—Cr) layer.
An Al—Cu bond pad structure having a protective chromium alloy layer prevents corrosion, e.g., galvanic corrosion, during the fabrication of the bond pad, and hence, prevents corrosion from degrading conductive and/or bonding performance of the bond pad. In embodiments, the bond pad structure in accordance with aspects of the present invention prevents copper from migrating to a top surface of the bond pad. As a result of preventing corrosion, the bond pad structure with the protective chromium alloy layer is more reliable than conventional bond pad structures.
The bond pad structure of the present invention can be manufactured in a number of ways using a number of different tools. In general, though, the methodologies and tools are used to form structures with dimensions in the micrometer and nanometer scale. The methodologies, i.e., technologies, employed to manufacture the bond pad structure of the present invention have been adopted from integrated circuit (IC) technology. For example, the structures of the present invention are built on wafers and are realized in films of material patterned by photolithographic processes on the top of a wafer. In particular, the fabrication of the bond pad structure of the present invention uses three basic building blocks: (i) deposition of thin films of material on a substrate, (ii) applying a patterned mask on top of the films by photolithographic imaging, and (iii) etching the films selectively to the mask.
Referring to
Referring to
Referring to
The method(s) as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Number | Name | Date | Kind |
---|---|---|---|
4561009 | Yonezawa | Dec 1985 | A |
4907734 | Conru et al. | Mar 1990 | A |
5134460 | Brady et al. | Jul 1992 | A |
5393703 | Olowolafe | Feb 1995 | A |
5565378 | Harada | Oct 1996 | A |
5897370 | Joshi et al. | Apr 1999 | A |
6297160 | Chien | Oct 2001 | B1 |
6451681 | Greer | Sep 2002 | B1 |
6531384 | Kobayashi | Mar 2003 | B1 |
6620720 | Moyer et al. | Sep 2003 | B1 |
7276797 | Fan | Oct 2007 | B2 |
7470997 | Lin et al. | Dec 2008 | B2 |
7528536 | Hanson | May 2009 | B2 |
7800239 | Dalal et al. | Sep 2010 | B2 |
20030057559 | Mis | Mar 2003 | A1 |
20110267673 | Agrawal | Nov 2011 | A1 |
20160379948 | Arvin et al. | Dec 2016 | A1 |
Entry |
---|
Simon Thomas et al., “Micro-Corrosion of Al—Cu Bonding Pads”, IEEE Transaction on Components, Hybrids, and Manufacturing Technology, Jun. 1987, pp. 252-257, vol. CHMT-10, No. 2. |
Rick Brownson et al., “The Role of RIE in Microchip Bond Pad Corrosion”, SPIE, pp. 95-102, vol. 2874, Austin, Texas. |
Takamaor Kikkawa et al., “A Quarter-Micrometer Interconnection Technology Using a TiN/Al—Si—Cu/TiN/Al—Si—Cu/TiN/Ti Multilayer Structure”, IEEE, Feb. 1993, vol. 40, Issue 2, abstract. |
Unknown, “The Nordic Electronics Packaging Guideline”, 25 pages, uploaded from http://extra.ivf.se/ngl/documents/ChapterA/chapterA.pdf, date unknown. |
Kikkawa et al., “A Quarter-Micrometer Interconnection Technology Using a TiN/Al—Si—Cu/TiN/Al—Si—Cu/TiN/Ti Multilayer Structure”, IEEE Transactions on Electron Devices, vol. 40, No. 2, Feb. 1993, pp. 296-302. |
List of IBM Patents or Patent Applications Treated as Related 1 page. |
Number | Date | Country | |
---|---|---|---|
20180174988 A1 | Jun 2018 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14752115 | Jun 2015 | US |
Child | 15899755 | US |