The present disclosure relates generally to semiconductor memory and methods, and more particularly, to apparatuses and methods related to performing data shifting.
Memory devices are typically provided as internal, semiconductor, integrated circuits in computers or other electronic systems. There are many different types of memory including volatile and non-volatile memory. Volatile memory can require power to maintain its data (e.g., host data, error data, etc.) and includes random access memory (RAM), dynamic random access memory (DRAM), static random access memory (SRAM), synchronous dynamic random access memory (SDRAM), and thyristor random access memory (TRAM), among others. Non-volatile memory can provide persistent data by retaining stored data when not powered and can include NAND flash memory, NOR flash memory, and resistance variable memory such as phase change random access memory (PCRAM), resistive random access memory (RRAM), and magnetoresistive random access memory (MRAM), such as spin torque transfer random access memory (STT RAM), among others.
Electronic systems often include a number of processing resources (e.g., one or more processors), which may retrieve and execute instructions and store the results of the executed instructions to a suitable location. A processor can comprise a number of functional units such as arithmetic logic unit (ALU) circuitry, floating point unit (FPU) circuitry, and/or a combinatorial logic block, for example, which can be used to execute instructions by performing logical operations such as AND, OR, NOT, NAND, NOR, and XOR logical operations on data (e.g., one or more operands). For example, the functional unit circuitry may be used to perform arithmetic operations such as addition, subtraction, multiplication, and/or division on operands.
A number of components in an electronic system may be involved in providing instructions to the functional unit circuitry for execution. The instructions may be generated, for instance, by a processing resource such as a controller and/or host processor. Data (e.g., the operands on which the instructions will be executed) may be stored in a memory array that is accessible by the functional unit circuitry. The instructions and/or data may be retrieved from the memory array and sequenced and/or buffered before the functional unit circuitry begins to execute instructions on the data. Furthermore, as different types of operations may be executed in one or multiple clock cycles through the functional unit circuitry, intermediate results of the instructions and/or data may also be sequenced and/or buffered.
In many instances, the processing resources (e.g., processor and/or associated functional unit circuitry) may be external to the memory array, and data is accessed via a bus between the processing resources and the memory array to execute a set of instructions. Typically, the memory array itself has limited capability and function. For instance, most memory arrays store the instructions to be executed and/or data to be operated on. Such memory arrays can include circuitry used for sensing memory cells and/or refreshing data stored therein.
The present disclosure includes apparatuses and methods related to data shifting. An example apparatus comprises a first memory cell coupled to a first sense line of an array, a first isolation device located between the first memory cell and first sensing circuitry corresponding thereto, and a second isolation device located between the first memory cell and second sensing circuitry corresponding to a second sense line. The first and the second isolation devices are operated to shift data in the array without transferring the data via an input/output line of the array.
A number of embodiments of the present disclosure can provide improved functionality associated with a memory array by providing the ability to shift data within the array (e.g., from one memory cell to another memory cell) without transferring data (e.g., to an external processing resource) via input/output lines (e.g., local and/or global input/output lines) of the array. As an example, embodiments of the present disclosure can provide for shifting data in an array (e.g., along a selected access line) such that data stored in a particular memory cell can be transferred (e.g., right or left) to an adjacent memory cell coupled to the selected access line, and the data value stored in the particular memory cell can be replaced with a data value shifted from a different memory cell. Shifting data within an array in accordance with embodiments described herein can be useful for a variety of processing tasks and can provide significant time savings as compared to previous data shifting approaches in which data may be transferred out of the array, shifted, and then transferred back into the array, for instance.
In previous approaches, performing data shifting may have included transferring data from the array and sensing circuitry (e.g., via a bus comprising input/output (I/O) lines) to a processing resource such as a processor, microprocessor, and/or compute engine, which may comprise ALU circuitry and/or other functional unit circuitry configured to perform the appropriate shifting (e.g., in association with various logical operations). However, transferring data from a memory array and sensing circuitry to such processing resource(s) can involve significant power consumption. Even if the processing resource is located on a same chip as the memory array, significant power can be consumed in moving data out of the array to the processing resource, which can involve performing a sense line address access (e.g., firing of a column decode signal) in order to transfer data from sense lines onto I/O lines (e.g., local I/O lines), moving the data to the array periphery, and providing the data to the processing resource.
Furthermore, the circuitry of the processing resource(s) (e.g., compute engine) may not conform to pitch rules associated with a memory array. For example, the cells of a memory array may have a 4F2 or 6F2 cell size, where “F” is a feature size corresponding to the cells. As such, the devices (e.g., logic gates) associated with ALU circuitry of previous systems may not be capable of being formed on pitch with the memory cells, which can affect chip size and/or memory density, for example. A number of embodiments of the present disclosure include isolation devices and related sensing circuitry formed on pitch with memory cells of the array and capable of being operated to perform data shifting as described further herein below. As used herein, an isolation device refers to a device, such as a transistor and/or diode, which is capable of selectively providing electrical isolation between at least a pair of nodes (e.g., terminals).
In the following detailed description of the present disclosure, reference is made to the accompanying drawings that form a part hereof, and in which is shown by way of illustration how one or more embodiments of the disclosure may be practiced. These embodiments are described in sufficient detail to enable those of ordinary skill in the art to practice the embodiments of this disclosure, and it is to be understood that other embodiments may be utilized and that process, electrical, and/or structural changes may be made without departing from the scope of the present disclosure. As used herein, the designator “N,” particularly with respect to reference numerals in the drawings, indicates that a number of the particular feature so designated can be included. As used herein, “a number of” a particular thing can refer to one or more of such things (e.g., a number of memory arrays can refer to one or more memory arrays).
The figures herein follow a numbering convention in which the first digit or digits correspond to the drawing figure number and the remaining digits identify an element or component in the drawing. Similar elements or components between different figures may be identified by the use of similar digits. For example, 204 may reference element “04” in
System 100 includes a host 110 coupled to memory device 120, which includes a memory array 130. Host 110 can be a host system such as a personal laptop computer, a desktop computer, a digital camera, a smart phone, or a memory card reader, among various other types of hosts. Host 110 can include a system motherboard and/or backplane and can include a number of processing resources (e.g., one or more processors, microprocessors, or some other type of controlling circuitry). The system 100 can include separate integrated circuits or both the host 110 and the memory device 120 can be on the same integrated circuit. The system 100 can be, for instance, a server system and/or a high performance computing (HPC) system and/or a portion thereof. Although the example shown in
For clarity, the system 100 has been simplified to focus on features with particular relevance to the present disclosure. The memory array 130 can be a DRAM array, SRAM array, STT RAM array, PCRAM array, TRAM array, RRAM array, NAND flash array, and/or NOR flash array, for instance. The array 130 can comprise memory cells arranged in rows coupled by access lines (which may be referred to herein as word lines or select lines) and columns coupled by sense lines (which may be referred to herein as digit lines or data lines). Although a single array 130 is shown in
The memory device 120 includes address circuitry 162 to latch address signals provided over an I/O bus 156 (e.g., a data bus) through I/O circuitry 164. Address signals are received and decoded by a row decoder 146 and a column decoder 166 to access the memory array 130. Data can be read from memory array 130 by sensing voltage and/or current changes on the sense lines using sensing circuitry 150. The sensing circuitry 150 can read and latch a page (e.g., row) of data from the memory array 130. The I/O circuitry 164 can be used for bi-directional data communication with host 110 over the I/O bus 156. The write circuitry 148 is used to write data to the memory array 130.
Controller 140 decodes signals provided by control bus 154 from the host 110. These signals can include chip enable signals, write enable signals, and address latch signals that are used to control operations performed on the memory array 130, including data read, data write, and data erase operations. In various embodiments, the controller 140 is responsible for executing instructions from the host 110. The controller 140 can be a state machine, a sequencer, or some other type of controller comprising hardware, software, and/or firmware.
The controller 140 includes a shift controller 170 that can control signals provided to, for instance, isolation devices in association with performing data shifting as described further herein. For example, the shift controller 170 can control shifting data (e.g., right or left) in an array (e.g., along a selected access line of an array).
An example of the sensing circuitry 150 is described further below in association with
The array 230 can be, for example, a DRAM array of 1T1C (one transistor one capacitor) memory cells each comprised of an access device 202 and a storage element (e.g., transistor 402 and capacitor 403, as shown in
The array 230 is coupled to sensing circuitry in accordance with a number of embodiments of the present disclosure. In this example, each pair of complementary sense lines is coupled to sensing circuitry comprising a sense amplifier (referred to generally as 206) and an accumulator (referred to generally as 231). For instance, sense lines 205-0/265-0 are coupled to sense amplifier 206-0 (SA0) and corresponding accumulator 231-0 (ACCUM0), sense lines 205-1/265-1 are coupled to sense amplifier 206-1 (SA1) and corresponding accumulator 231-1 (ACCUM1), and sense lines 205-2/265-2 are coupled to sense amplifier 206-2 (SA2) and corresponding accumulator 231-2 (ACCUM2). An example sense amplifier is described in association with
The sense amps 206 can be operated to determine data (e.g., logic data value) stored in a selected cell via a sensing (e.g. read) operation. The accumulators 231 can be operated to store (e.g., temporarily) data read from memory cells in association with data shifting in accordance with embodiments described herein. As described further below, the sensing circuitry coupled to a particular digit line can be operated to sense and/or store a data value from a memory cell coupled to the particular digit line or from a memory cell coupled to a different digit line (e.g., an adjacent digit line). Embodiments are not limited to the example sensing circuitry shown in
A number of embodiments of the present disclosure include a number of isolation devices that can be operated in association with shifting data in an array (e.g., along a selected access line of an array such as array 230). The isolation devices can be located between the sensing circuitry corresponding to the particular digit lines and the memory cells coupled to the digit lines. For instance, in the example shown in
For instance, with reference to digit line 205-1, an isolation device 251-1 is located between sense amplifier 206-1 and the memory cells coupled to digit line 205-1, an isolation device 252-1 is located between sense amplifier 206-1 and the memory cells coupled to adjacent digit line 205-0, and an isolation device 253-1 is located between sense amplifier 206-1 and the memory cells coupled to adjacent digit line 205-2. Similarly, with reference to complementary digit line 265-1, an isolation device 251-2 is located between sense amplifier 206-1 and the memory cells coupled to digit line 265-1, an isolation device 252-2 is located between sense amplifier 206-1 and the memory cells coupled to adjacent digit line 265-0, and an isolation device 253-2 is located between sense amplifier 206-1 and the memory cells coupled to adjacent digit line 265-2.
In the example shown in
In a number of embodiments, the isolation devices 251-1, 252-1, 253-1, 251-2, 252-2, and 253-2 can be formed on pitch with the memory cells 201 and/or the sensing circuitry (e.g., sense amplifiers 206 and/or accumulators 231) of array 230, which may conform to a particular feature size (e.g., 4F2, 6F2, etc.). The isolation devices 251-1, 252-1, 253-1, 251-2, 252-2, and 253-2 can be formed in a gap between sense amplifiers 206, which can, as compared to previous approaches, reduce the amount of space needed for such devices and/or increase the amount of space available for other circuitry. As such, apparatuses and methods for shifting data in accordance with embodiments described herein have benefits over previous approaches.
In operation, signals can be selectively provided (e.g., via shift controller 170 shown in
Data can be shifted to the right or to the left (e.g., along a selected access line) in accordance with a number of embodiments. For example, an operation to shift a data value stored in memory cell 201-1 to the right (e.g., to memory cell 201-2) along selected access line 204-1 can include enabling (e.g., turning on via “NORM” control signal 241) isolation device 251-1 corresponding to digit line 205-1 while disabling (via the “ShftR” and “ShftL” control signals) the isolation devices 252-1 and 253-1. With isolation device 251-1 enabled, a sensing (e.g., reading) operation can be performed to determine a data value stored in memory cell 201-1 (e.g., by activating the selected access line 204-1 and sense amplifier 206-1). The sensed data value can be stored in accumulator 231-1. The sensed data value can then be shifted to cell 201-2 by enabling (e.g., via “ShftR” control signal 243) the isolation device 253-1 corresponding to digit line 205-1 and activating the selected access line 204-1. As such, activating access line 204-1 while isolation device 253-1 is enabled writes the data value stored in accumulator 231-1 to memory cell 201-2. Therefore, the data value stored in cell 201-1 is shifted to cell 201-2 without transferring the data out of the array via I/O lines and/or via a sense line address access (e.g., without firing a column decode signal such that data is transferred to circuitry external from the array and sensing circuitry via local I/O lines). It is also noted that the data value from cell 201-1 that is sensed by the sensing circuitry corresponding to digit line 205-1 is transferred to cell 201-2 without being transferred to and/or sensed by the sensing circuitry corresponding to digit line 205-2. As such, the data value can be shifted via execution of a single (e.g., only one) sensing operation.
In a similar fashion, an operation to shift a data value stored in memory cell 201-1 to the left (e.g., to memory cell 201-0) along selected access line 204-1 can include enabling (e.g., turning on via “NORM” control signal 241) isolation device 251-1 corresponding to digit line 205-1 while disabling (via the “ShftR” and “ShftL” control signals) the isolation devices 252-1 and 253-1. With isolation device 251-1 enabled, a sensing (e.g., reading) operation can be performed to determine a data value stored in memory cell 201-1 (e.g., by activating the selected access line 204-1 and sense amplifier 206-1). The sensed data value can be shifted to cell 201-0 by enabling (e.g., turning on) the isolation device 252-1 corresponding to digit line 205-1 (e.g., via “ShftL” control signal 242) and activating the selected access line 204-1. As such, activating access line 204-1 while isolation device 252-1 is enabled writes the data value stored in accumulator 231-1 to memory cell 201-0.
Although the example above focuses on shifting data from a single memory cell (e.g., 201-1), the isolation devices 251-1, 252-1, and 253-1 and 251-2, 252-2, and 253-2 can be operated to shift data from multiple cells simultaneously. For instance, data from all of the cells coupled to a selected access line (e.g., a page of data) can be shifted to the right (e.g., via enabling isolation devices 253-1/253-2) or to the left (e.g., via enabling isolation devices 252-1/252-2). Also, data stored in cells coupled to digit lines 265-0, 265-1, and 265-2 can be shifted along access lines 244-0 to 244-3 in a similar manner as described above. Although not illustrated in
The array 330 can be, for example, a DRAM array of 1T1C (one transistor one capacitor) memory cells each comprised of an access device and a storage element (e.g., transistor 402 and capacitor 403, as shown in
The array 330 is coupled to sensing circuitry in accordance with a number of embodiments of the present disclosure. In this example, each pair of complementary sense lines is coupled to sensing circuitry comprising a sense amplifier (referred to generally as 306) and an accumulator (referred to generally as 331). For instance, sense lines 305-0/365-0 are coupled to sense amplifier 306-0 (SA0) and corresponding accumulator 331-0 (ACCUM0), sense lines 305-1/365-1 are coupled to sense amplifier 306-1 (SA1) and corresponding accumulator 331-1 (ACCUM1), and sense lines 305-3/365-2 are coupled to sense amplifier 306-2 (SA2) and corresponding accumulator 331-2 (ACCUM2). An example sense amplifier is described in association with
The sense amps 306 can be operated to determine data (e.g., logic data value) stored in a selected cell via a sensing (e.g. read) operation. The accumulators 331 can be operated to store (e.g., temporarily) data read from memory cells in association with data shifting in accordance with embodiments described herein. As described further below, the sensing circuitry coupled to a particular digit line can be operated to sense and/or store a data value from a memory cell coupled to the particular digit line or from a memory cell coupled to a different digit line (e.g., an adjacent digit line). Embodiments are not limited to the example sensing circuitry shown in
The array 330 includes isolation devices located between the sensing circuitry corresponding to the particular digit lines and the memory cells coupled to the digit lines. For instance, in the example shown in
As an example, with reference to digit line 305-1, an isolation device 351-1 is located between sense amplifier 306-1 and the memory cells coupled to digit line 305-1 and an isolation device 355-1 is located between sense amplifier 306-1 and the memory cells coupled to adjacent digit line 305-0. Similarly, with reference to complementary digit line 365-1, an isolation device 351-2 is located between sense amplifier 306-1 and the memory cells coupled to digit line 365-1 and an isolation device 355-2 is located between sense amplifier 306-1 and the memory cells coupled to adjacent digit line 365-0.
In the example shown in
In a number of embodiments, the isolation devices 351-1, 355-1, 351-2, and 355-2 can be formed on pitch with the memory cells 301 and/or the sensing circuitry (e.g., sense amplifiers 306 and/or accumulators 331) of array 330, which may conform to a particular feature size (e.g., 4F2, 6F2, etc.).
In operation, signals can be selectively provided (e.g., via shift controller 170 shown in
Data can be shifted to the right or to the left (e.g., along a selected access line) in accordance with a number of embodiments. For example, an operation to shift a data value stored in memory cell 301-1 to the left (e.g., to memory cell 301-0) along selected access line 304-1 can include enabling (e.g., via “NORM” control signal 341) isolation device 351-1 corresponding to digit line 305-1 while disabling (via the “Shft” control signal) the isolation devices 355-1. With isolation device 351-1 enabled, a sensing (e.g., reading) operation can be performed to determine a data value stored in memory cell 301-1 (e.g., by activating the selected access line 304-1 and sense amplifier 306-1). The sensed data value can be stored in accumulator 331-1. The sensed data value can then be shifted to cell 301-0 by enabling (e.g., via “Shft” control signal 345) the isolation device 355-1 corresponding to digit line 305-1 and activating the selected access line 304-1. As such, activating access line 304-1 while isolation device 355-1 is enabled writes the data value stored in accumulator 331-1 to memory cell 301-0. Therefore, the data value stored in cell 301-1 is shifted to cell 301-0 without transferring the data out of the array via I/O lines and/or via a sense line address access (e.g., without firing a column decode signal such that data is transferred to circuitry external from the array and sensing circuitry via local I/O lines). It is also noted that the data value from cell 301-1 that is sensed by the sensing circuitry corresponding to digit line 305-1 is transferred to cell 301-0 without being transferred to and/or sensed by the sensing circuitry corresponding to digit line 305-0. As such, the data value can be shifted (e.g., to the left) via execution of a single (e.g., only one) sensing operation.
An operation to shift a data value stored in memory cell 301-1 to the right (e.g., to memory cell 301-2) along selected access line 304-1 can include enabling (e.g., via “Shft” control signal 345) isolation device 355-1 corresponding to digit line 305-2, disabling (via “NORM” control signal 341) the isolation device 351-1 corresponding to digit line 305-1, and sensing (e.g., reading) the data value stored in memory cell 301-1 (e.g., by activating the selected access line 304-1 and sense amplifier 306-2). The data value sensed by sense amplifier 306-2 can be stored in accumulator 331-2. As such, the data value stored in cell 301-1 is shifted to the sensing circuitry (e.g., accumulator 331-2) corresponding to digit line 305-2. The sensed data value can then be written from the accumulator 331-2 to memory cell 301-2 by enabling (e.g., via “NORM” control signal 341) the isolation device 351-1 corresponding to digit line 305-2 and activating the selected access line 304-1. That is, activating access line 304-1 while the isolation device 351-1 corresponding to digit line 305-2 is enabled writes the data value stored in accumulator 331-2 to memory cell 301-2.
Although the example above focuses on shifting data from a single memory cell (e.g., 301-1), the isolation devices 351-1, 355-1, 351-2, and 355-2 can be operated to shift data from multiple cells simultaneously. For instance, data from all of the cells coupled to a selected access line (e.g., a page of data) can be shifted to the left by enabling isolation devices 351-1 to read the data values stored in memory cells of particular digit lines into the respective sensing circuitry corresponding thereto and then enabling the isolation devices 355-1 to write the data values from the respective sensing circuitry to adjacent memory cells by activating the selected access line while the isolation devices 355-1 are enabled. A page of data can be shifted to the right, for example, by enabling the isolation devices 355-1 and reading the data value stored in memory cells of particular digit lines into sensing circuitry corresponding to digit lines adjacent to the particular digit lines. The isolation devices 351-1 can then be enabled to write the data values from the sensing circuitry to the memory cells corresponding thereto. Data stored in cells coupled to digit lines 365-0, 365-1 and 365-2 can be shifted along access lines 344-0 to 344-3 in a similar manner as described above.
The array 430 is coupled to sensing circuitry in accordance with a number of embodiments of the present disclosure. In this example, the sensing circuitry comprises a sense amplifier 406 and an accumulator 431. The sensing circuitry can be sensing circuitry 150 shown in
The example shown in
In the example shown in
In the example illustrated in
The transistors 407-1 and 407-2 can be referred to as pass transistors, which can be enabled via respective signals 411-1 (Passd) and 411-2 (Passdb) in order to pass the voltages or currents on the respective sense lines D and D— to the inputs of the cross coupled latch comprising transistors 408-1, 408-2, 409-1, and 409-2. In this example, the second source/drain region of transistor 407-1 is coupled to a first source/drain region of transistors 408-1 and 409-1 as well as to the gates of transistors 408-2 and 409-2. Similarly, the second source/drain region of transistor 407-2 is coupled to a first source/drain region of transistors 408-2 and 409-2 as well as to the gates of transistors 408-1 and 409-1.
A second source/drain region of transistor 408-1 and 408-2 is commonly coupled to a negative control signal 412-1 (Accumb). A second source/drain region of transistors 409-1 and 409-2 is commonly coupled to a positive control signal 412-2 (Accum). The Accum signal 412-2 can be a supply voltage (e.g., VDD) and the Accumb signal can be a reference voltage (e.g., ground). Enabling signals 412-1 and 412-2 activates the cross coupled latch comprising transistors 408-1, 408-2, 409-1, and 409-2. The activated sense amp pair operates to amplify a differential voltage between common node 417-1 and common node 417-2 such that node 417-1 is driven to one of the Accum signal voltage and the Accumb signal voltage (e.g., to one of VDD and ground), and node 417-2 is driven to the other of the Accum signal voltage and the Accumb signal voltage.
In this example, the accumulator 431 also includes inverting transistors 414-1 and 414-2 having a first source/drain region coupled to the respective digit lines D and D_. A second source/drain region of the transistors 414-1 and 414-2 is coupled to a first source/drain region of transistors 416-1 and 416-2, respectively. The gates of transistors 414-1 and 414-2 are coupled to a signal 413 (InvD). The gate of transistor 416-1 is coupled to the common node 417-1 to which the gate of transistor 408-2, the gate of transistor 409-2, and the first source/drain region of transistor 408-1 are also coupled. In a complementary fashion, the gate of transistor 416-2 is coupled to the common node 417-2 to which the gate of transistor 408-1, the gate of transistor 409-1, and the first source/drain region of transistor 408-2 are also coupled. As such, enabling signal InvD serves to invert the data value stored in the secondary latch and drives the inverted value onto sense lines 405-1 and 405-2.
The accumulator 431 shown in
The data value stored in sense amp 406 can be stored in the accumulator by enabling the pass transistors 407-1 and 407-2 (e.g., via respective Passd and Passdb control signals applied to control lines 411-1 and 411-2, respectively). The control signals 411-1 and 411-2 are referred to collectively as control signals 411. As used herein, various control signals, such as Passd and Passdb, may be referenced by referring to the control lines to which the signals are applied. For instance, a Passd signal can be referred to as control signal 411-1. With the pass transistors 407-1 and 407-2 enabled, the control signals Accumb and Accum are activated via respective control lines 412-1 and 412-2, which activates the latch of accumulator 431. As such, the sensed data value stored in sense amp 406 is transferred (e.g., copied) to the accumulator latch.
As described above in association with
In this example, sense amplifier 506 is coupled to a pair of complementary sense lines 505-1 (“D”) and 505-2 (“D_”). As such, the sense amplifier 506 is coupled to all of the memory cells in a respective column through sense lines D and D_.
The sense amplifier 506 includes a pair of cross coupled n-channel transistors (e.g., NMOS transistors) 527-1 and 527-2 having their respective sources coupled to a negative control signal 528 (RNL_) and their drains coupled to sense lines D and D_, respectively. The sense amplifier 506 also includes a pair of cross coupled p-channel transistors (e.g., PMOS transistors) 529-1 and 529-2 having their respective sources coupled to a positive control signal 531 (PSA) and their drains coupled to sense lines D and D_, respectively.
The sense amplifier 506 includes a pair of isolation transistors 521-1 and 521-2 coupled to sense lines D and D_, respectively. The isolation transistors 521-1 and 521-2 are coupled to a control signal 522 (ISO) that, when activated, enables (e.g., turns on) the transistors 521-1 and 521-2 to connect the sense amplifier 506 to a column of memory cells. As illustrated in
The sense amplifier 506 also includes circuitry configured to equilibrate the sense lines D and D_. In this example, the equilibration circuitry comprises a transistor 524 having a first source/drain region coupled to an equilibration voltage 525 (dvc2), which can be equal to VDD/2, where VDD is a supply voltage associated with the array. A second source/drain region of transistor 524 is coupled to a common first source/drain region of a pair of transistors 523-1 and 523-2. The second source drain regions of transistors 523-1 and 523-2 are coupled to sense lines D and D_, respectively. The gates of transistors 524, 523-1, and 523-2 are coupled to control signal 526 (EQ). As such, activating EQ enables the transistors 524, 523-1, and 523-2, which effectively shorts sense line D to sense line D— such that the sense lines D and D— are equilibrated to equilibration voltage dvc2.
The sense amplifier 506 also includes transistors 532-1 and 532-2 whose gates are coupled to a signal 533 (COLDEC). Signal 533 may be referred to as a column decode signal or a column select signal. The sense lines D and D— are connected to respective local I/O lines 534-1 (IO) and 534-2 (IO_) responsive to enabling signal 533 (e.g., to perform an operation such as a sense line access in association with a read operation). As such, signal 533 can be activated to transfer a signal corresponding to the data value (e.g., a logic data value such as logic 0 or logic 1) of the memory cell being accessed out of the array on the I/O lines 534-1 and 534-2.
In operation, when a memory cell is being sensed (e.g., read), the voltage on one of the sense lines D, D— will be slightly greater than the voltage on the other one of sense lines D, D_. The PSA signal is then driven high and the RNL— signal is driven low to activate the sense amplifier 506. The sense line D, D_ having the lower voltage will turn on one of the PMOS transistor 529-1, 529-2 to a greater extent than the other of PMOS transistor 529-1, 529-2, thereby driving high the sense line D, D— having the higher voltage to a greater extent than the other sense line D, D— is driven high. Similarly, the sense line D, D— having the higher voltage will turn on one of the NMOS transistor 527-1, 527-2 to a greater extent than the other of the NMOS transistor 527-1, 527-2, thereby driving low the sense line D, D— having the lower voltage to a greater extent than the other sense line D, D— is driven low. As a result, after a short delay, the sense line D, D— having the slightly greater voltage is driven to the voltage of the PSA signal (which can be the supply voltage VDD), and the other sense line D, D— is driven to the voltage of the RNL_ signal (which can be a reference potential such as a ground potential). Therefore, the cross coupled NMOS transistors 527-1, 527-2 and PMOS transistors 529-1, 529-2 serve as a sense amp pair, which amplify the differential voltage on the sense lines D and D_ and serve to latch a data value sensed from the selected memory cell.
The present disclosure includes apparatuses and methods related to data shifting. An example apparatus comprises a first memory cell coupled to a first sense line of an array, a first isolation device located between the first memory cell and first sensing circuitry corresponding thereto, and a second isolation device located between the first memory cell and second sensing circuitry corresponding to a second sense line. The first and the second isolation devices are operated to shift data in the array without transferring the data via an input/output line of the array.
Although specific embodiments have been illustrated and described herein, those of ordinary skill in the art will appreciate that an arrangement calculated to achieve the same results can be substituted for the specific embodiments shown. This disclosure is intended to cover adaptations or variations of one or more embodiments of the present disclosure. It is to be understood that the above description has been made in an illustrative fashion, and not a restrictive one. Combination of the above embodiments, and other embodiments not specifically described herein will be apparent to those of skill in the art upon reviewing the above description. The scope of the one or more embodiments of the present disclosure includes other applications in which the above structures and methods are used. Therefore, the scope of one or more embodiments of the present disclosure should be determined with reference to the appended claims, along with the full range of equivalents to which such claims are entitled.
In the foregoing Detailed Description, some features are grouped together in a single embodiment for the purpose of streamlining the disclosure. This method of disclosure is not to be interpreted as reflecting an intention that the disclosed embodiments of the present disclosure have to use more features than are expressly recited in each claim. Rather, as the following claims reflect, inventive subject matter lies in less than all features of a single disclosed embodiment. Thus, the following claims are hereby incorporated into the Detailed Description, with each claim standing on its own as a separate embodiment.
This application is a Continuation of U.S. application Ser. No. 15/251,770, filed Aug. 30, 2016, which issues as U.S. Pat. No. 9,830,955 on Nov. 28, 2017, which is a Continuation of U.S. application Ser. No. 14/660,219, filed Mar. 17, 2015, which issued as U.S. Pat. No. 9,437,256 on Sep. 6, 2016, which is a Continuation of U.S. application Ser. No. 14/031,432, filed Sep. 19, 2013, which issued as U.S. Pat. No. 9,019,785 on Apr. 28, 2015, the contents of which are included herein by reference.
| Number | Name | Date | Kind |
|---|---|---|---|
| 4380046 | Fung | Apr 1983 | A |
| 4435792 | Bechtolsheim | Mar 1984 | A |
| 4435793 | Ochii | Mar 1984 | A |
| 4727474 | Batcher | Feb 1988 | A |
| 4843264 | Galbraith | Jun 1989 | A |
| 4958378 | Bell | Sep 1990 | A |
| 4977542 | Matsuda et al. | Dec 1990 | A |
| 5023838 | Herbert | Jun 1991 | A |
| 5034636 | Reis et al. | Jul 1991 | A |
| 5042012 | Foss | Aug 1991 | A |
| 5201039 | Sakamura | Apr 1993 | A |
| 5210850 | Kelly et al. | May 1993 | A |
| 5253308 | Johnson | Oct 1993 | A |
| 5276643 | Hoffmann | Jan 1994 | A |
| 5325519 | Long et al. | Jun 1994 | A |
| 5367488 | An | Nov 1994 | A |
| 5379257 | Matsumura et al. | Jan 1995 | A |
| 5386379 | Ali-Yahia et al. | Jan 1995 | A |
| 5398213 | Yeon et al. | Mar 1995 | A |
| 5440482 | Davis | Aug 1995 | A |
| 5446690 | Tanaka et al. | Aug 1995 | A |
| 5473576 | Matsui | Dec 1995 | A |
| 5481500 | Reohr et al. | Jan 1996 | A |
| 5485373 | Davis et al. | Jan 1996 | A |
| 5506811 | McLaury | Apr 1996 | A |
| 5615404 | Knoll et al. | Mar 1997 | A |
| 5638128 | Hoogenboom | Jun 1997 | A |
| 5638317 | Tran | Jun 1997 | A |
| 5654936 | Cho | Aug 1997 | A |
| 5678021 | Pawate et al. | Oct 1997 | A |
| 5724291 | Matano | Mar 1998 | A |
| 5724366 | Furutani | Mar 1998 | A |
| 5751987 | Mahant-Shetti et al. | May 1998 | A |
| 5787458 | Miwa | Jul 1998 | A |
| 5835436 | Ooishi | Nov 1998 | A |
| 5854636 | Watanabe et al. | Dec 1998 | A |
| 5867429 | Chen et al. | Feb 1999 | A |
| 5870504 | Nemoto et al. | Feb 1999 | A |
| 5915084 | Wendell | Jun 1999 | A |
| 5935263 | Keeth et al. | Aug 1999 | A |
| 5986942 | Sugibayashi | Nov 1999 | A |
| 5991209 | Chow | Nov 1999 | A |
| 5991785 | Alidina et al. | Nov 1999 | A |
| 6005799 | Rao | Dec 1999 | A |
| 6009020 | Nagata | Dec 1999 | A |
| 6092186 | Betker et al. | Jul 2000 | A |
| 6122211 | Morgan et al. | Sep 2000 | A |
| 6125071 | Kohno et al. | Sep 2000 | A |
| 6134164 | Lattimore et al. | Oct 2000 | A |
| 6147514 | Shiratake | Nov 2000 | A |
| 6151244 | Fujino | Nov 2000 | A |
| 6157578 | Brady | Dec 2000 | A |
| 6163862 | Adams et al. | Dec 2000 | A |
| 6166942 | Vo et al. | Dec 2000 | A |
| 6172918 | Hidaka | Jan 2001 | B1 |
| 6175514 | Henderson | Jan 2001 | B1 |
| 6181698 | Hariguchi | Jan 2001 | B1 |
| 6208544 | Beadle et al. | Mar 2001 | B1 |
| 6226215 | Yoon | May 2001 | B1 |
| 6301153 | Takeuchi et al. | Oct 2001 | B1 |
| 6301164 | Manning et al. | Oct 2001 | B1 |
| 6304477 | Naji | Oct 2001 | B1 |
| 6389507 | Sherman | May 2002 | B1 |
| 6418498 | Martwick | Jul 2002 | B1 |
| 6466499 | Blodgett | Oct 2002 | B1 |
| 6510098 | Taylor | Jan 2003 | B1 |
| 6563754 | Lien et al. | May 2003 | B1 |
| 6578058 | Nygaard | Jun 2003 | B1 |
| 6731542 | Le et al. | May 2004 | B1 |
| 6754746 | Leung et al. | Jun 2004 | B1 |
| 6768679 | Le et al. | Jul 2004 | B1 |
| 6807614 | Chung | Oct 2004 | B2 |
| 6816422 | Hamade et al. | Nov 2004 | B2 |
| 6819612 | Achter | Nov 2004 | B1 |
| 6894549 | Eliason | May 2005 | B2 |
| 6943579 | Hazanchuk et al. | Sep 2005 | B1 |
| 6948056 | Roth | Sep 2005 | B1 |
| 6950771 | Fan et al. | Sep 2005 | B1 |
| 6950898 | Merritt et al. | Sep 2005 | B2 |
| 6956770 | Khalid et al. | Oct 2005 | B2 |
| 6961272 | Schreck | Nov 2005 | B2 |
| 6965648 | Smith et al. | Nov 2005 | B1 |
| 6985394 | Kim | Jan 2006 | B2 |
| 6987693 | Cernea et al. | Jan 2006 | B2 |
| 7020017 | Chen et al. | Mar 2006 | B2 |
| 7028170 | Saulsbury | Apr 2006 | B2 |
| 7045834 | Tran et al. | May 2006 | B2 |
| 7054178 | Shiah et al. | May 2006 | B1 |
| 7061817 | Raad et al. | Jun 2006 | B2 |
| 7079407 | Dimitrelis | Jul 2006 | B1 |
| 7173857 | Kato et al. | Feb 2007 | B2 |
| 7187585 | Li et al. | Mar 2007 | B2 |
| 7196928 | Chen | Mar 2007 | B2 |
| 7260565 | Lee et al. | Aug 2007 | B2 |
| 7260672 | Gamey | Aug 2007 | B2 |
| 7372715 | Han | May 2008 | B2 |
| 7400532 | Aritome | Jul 2008 | B2 |
| 7406494 | Magee | Jul 2008 | B2 |
| 7447720 | Beaumont | Nov 2008 | B2 |
| 7454451 | Beaumont | Nov 2008 | B2 |
| 7457181 | Lee et al. | Nov 2008 | B2 |
| 7457188 | Lee | Nov 2008 | B2 |
| 7535769 | Cernea | May 2009 | B2 |
| 7546438 | Chung | Jun 2009 | B2 |
| 7562198 | Noda et al. | Jul 2009 | B2 |
| 7574466 | Beaumont | Aug 2009 | B2 |
| 7602647 | Li et al. | Oct 2009 | B2 |
| 7663928 | Tsai et al. | Feb 2010 | B2 |
| 7685365 | Rajwar et al. | Mar 2010 | B2 |
| 7692466 | Ahmadi | Apr 2010 | B2 |
| 7752417 | Manczak et al. | Jul 2010 | B2 |
| 7791962 | Noda et al. | Sep 2010 | B2 |
| 7796453 | Riho et al. | Sep 2010 | B2 |
| 7805587 | Van Dyke et al. | Sep 2010 | B1 |
| 7808854 | Takase | Oct 2010 | B2 |
| 7827372 | Bink et al. | Nov 2010 | B2 |
| 7869273 | Lee et al. | Jan 2011 | B2 |
| 7898864 | Dong | Mar 2011 | B2 |
| 7924628 | Danon et al. | Apr 2011 | B2 |
| 7937535 | Ozer et al. | May 2011 | B2 |
| 7957206 | Bauser | Jun 2011 | B2 |
| 7979667 | Allen et al. | Jul 2011 | B2 |
| 7996749 | Ding et al. | Aug 2011 | B2 |
| 8042082 | Solomon | Oct 2011 | B2 |
| 8045391 | Mohklesi | Oct 2011 | B2 |
| 8059438 | Chang et al. | Nov 2011 | B2 |
| 8095825 | Hirotsu et al. | Jan 2012 | B2 |
| 8117462 | Snapp et al. | Feb 2012 | B2 |
| 8164942 | Gebara et al. | Apr 2012 | B2 |
| 8208328 | Hong | Jun 2012 | B2 |
| 8213248 | Moon et al. | Jul 2012 | B2 |
| 8223568 | Seo | Jul 2012 | B2 |
| 8238173 | Akerib et al. | Aug 2012 | B2 |
| 8274841 | Shimano et al. | Sep 2012 | B2 |
| 8279683 | Klein | Oct 2012 | B2 |
| 8310884 | Iwai et al. | Nov 2012 | B2 |
| 8332367 | Bhattacherjee et al. | Dec 2012 | B2 |
| 8339824 | Cooke | Dec 2012 | B2 |
| 8339883 | Yu et al. | Dec 2012 | B2 |
| 8347154 | Bahali et al. | Jan 2013 | B2 |
| 8351292 | Matano | Jan 2013 | B2 |
| 8356144 | Hessel et al. | Jan 2013 | B2 |
| 8417921 | Gonion et al. | Apr 2013 | B2 |
| 8462532 | Argyres | Jun 2013 | B1 |
| 8484276 | Carlson et al. | Jul 2013 | B2 |
| 8495438 | Roine | Jul 2013 | B2 |
| 8503250 | Demone | Aug 2013 | B2 |
| 8526239 | Kim | Sep 2013 | B2 |
| 8533245 | Cheung | Sep 2013 | B1 |
| 8555037 | Gonion | Oct 2013 | B2 |
| 8599613 | Abiko et al. | Dec 2013 | B2 |
| 8605015 | Guttag et al. | Dec 2013 | B2 |
| 8625376 | Jung et al. | Jan 2014 | B2 |
| 8644101 | Jun et al. | Feb 2014 | B2 |
| 8650232 | Stortz et al. | Feb 2014 | B2 |
| 8873272 | Lee | Oct 2014 | B2 |
| 8964496 | Manning | Feb 2015 | B2 |
| 8971124 | Manning | Mar 2015 | B1 |
| 9015390 | Klein | Apr 2015 | B2 |
| 9047193 | Lin et al. | Jun 2015 | B2 |
| 9165023 | Moskovich et al. | Oct 2015 | B2 |
| 20010007112 | Porterfield | Jul 2001 | A1 |
| 20010008492 | Higashiho | Jul 2001 | A1 |
| 20010010057 | Yamada | Jul 2001 | A1 |
| 20010028584 | Nakayama et al. | Oct 2001 | A1 |
| 20010043089 | Forbes et al. | Nov 2001 | A1 |
| 20020059355 | Peleg et al. | May 2002 | A1 |
| 20030167426 | Slobodnik | Sep 2003 | A1 |
| 20030222879 | Lin et al. | Dec 2003 | A1 |
| 20040073592 | Kim et al. | Apr 2004 | A1 |
| 20040073773 | Demjanenko | Apr 2004 | A1 |
| 20040085840 | Vali et al. | May 2004 | A1 |
| 20040095826 | Perner | May 2004 | A1 |
| 20040154002 | Ball et al. | Aug 2004 | A1 |
| 20040205289 | Srinivasan | Oct 2004 | A1 |
| 20040240251 | Nozawa et al. | Dec 2004 | A1 |
| 20050015557 | Wang et al. | Jan 2005 | A1 |
| 20050078514 | Scheuerlein et al. | Apr 2005 | A1 |
| 20050097417 | Agrawal et al. | May 2005 | A1 |
| 20060047937 | Selvaggi et al. | Mar 2006 | A1 |
| 20060069849 | Rudelic | Mar 2006 | A1 |
| 20060146623 | Mizuno et al. | Jul 2006 | A1 |
| 20060149804 | Luick et al. | Jul 2006 | A1 |
| 20060181917 | Kang et al. | Aug 2006 | A1 |
| 20060215432 | Wickeraad et al. | Sep 2006 | A1 |
| 20060225072 | Lari et al. | Oct 2006 | A1 |
| 20060291282 | Liu et al. | Dec 2006 | A1 |
| 20070103986 | Chen | May 2007 | A1 |
| 20070171747 | Hunter et al. | Jul 2007 | A1 |
| 20070180006 | Gyoten et al. | Aug 2007 | A1 |
| 20070180184 | Sakashita et al. | Aug 2007 | A1 |
| 20070195602 | Fong et al. | Aug 2007 | A1 |
| 20070285131 | Sohn | Dec 2007 | A1 |
| 20070285979 | Turner | Dec 2007 | A1 |
| 20070291532 | Tsuji | Dec 2007 | A1 |
| 20080025073 | Arsovski | Jan 2008 | A1 |
| 20080037333 | Kim et al. | Feb 2008 | A1 |
| 20080052711 | Forin et al. | Feb 2008 | A1 |
| 20080137388 | Krishnan et al. | Jun 2008 | A1 |
| 20080165601 | Matick et al. | Jul 2008 | A1 |
| 20080178053 | Gorman et al. | Jul 2008 | A1 |
| 20080215937 | Dreibelbis et al. | Sep 2008 | A1 |
| 20090067218 | Graber | Mar 2009 | A1 |
| 20090154238 | Lee | Jun 2009 | A1 |
| 20090154273 | Borot et al. | Jun 2009 | A1 |
| 20090254697 | Akerib | Oct 2009 | A1 |
| 20100067296 | Li | Mar 2010 | A1 |
| 20100091582 | Vali et al. | Apr 2010 | A1 |
| 20100172190 | Lavi et al. | Jul 2010 | A1 |
| 20100210076 | Gruber et al. | Aug 2010 | A1 |
| 20100226183 | Kim | Sep 2010 | A1 |
| 20100308858 | Noda et al. | Dec 2010 | A1 |
| 20100329019 | Mukunoki | Dec 2010 | A1 |
| 20100332895 | Billing et al. | Dec 2010 | A1 |
| 20110051523 | Manabe et al. | Mar 2011 | A1 |
| 20110063919 | Chandrasekhar et al. | Mar 2011 | A1 |
| 20110093662 | Walker et al. | Apr 2011 | A1 |
| 20110103151 | Kim et al. | May 2011 | A1 |
| 20110119467 | Cadambi et al. | May 2011 | A1 |
| 20110122695 | Li et al. | May 2011 | A1 |
| 20110140741 | Zerbe et al. | Jun 2011 | A1 |
| 20110219260 | Nobunaga et al. | Sep 2011 | A1 |
| 20110267883 | Lee et al. | Nov 2011 | A1 |
| 20110317496 | Bunce et al. | Dec 2011 | A1 |
| 20120005397 | Lim et al. | Jan 2012 | A1 |
| 20120017039 | Margetts | Jan 2012 | A1 |
| 20120023281 | Kawasaki et al. | Jan 2012 | A1 |
| 20120120705 | Mitsubori et al. | May 2012 | A1 |
| 20120134216 | Singh | May 2012 | A1 |
| 20120134225 | Chow | May 2012 | A1 |
| 20120134226 | Chow | May 2012 | A1 |
| 20120140540 | Agam et al. | Jun 2012 | A1 |
| 20120182798 | Hosono et al. | Jul 2012 | A1 |
| 20120195146 | Jun et al. | Aug 2012 | A1 |
| 20120198310 | Tran et al. | Aug 2012 | A1 |
| 20120246380 | Akerib et al. | Sep 2012 | A1 |
| 20120265964 | Murata et al. | Oct 2012 | A1 |
| 20120281486 | Rao et al. | Nov 2012 | A1 |
| 20120303627 | Keeton et al. | Nov 2012 | A1 |
| 20130003467 | Klein | Jan 2013 | A1 |
| 20130061006 | Hein | Mar 2013 | A1 |
| 20130107623 | Kavalipurapu et al. | May 2013 | A1 |
| 20130117541 | Choquette et al. | May 2013 | A1 |
| 20130124783 | Yoon et al. | May 2013 | A1 |
| 20130132702 | Patel et al. | May 2013 | A1 |
| 20130138646 | Sirer et al. | May 2013 | A1 |
| 20130163362 | Kim | Jun 2013 | A1 |
| 20130173888 | Hansen et al. | Jul 2013 | A1 |
| 20130205114 | Badam et al. | Aug 2013 | A1 |
| 20130219112 | Okin et al. | Aug 2013 | A1 |
| 20130227361 | Bowers et al. | Aug 2013 | A1 |
| 20130283122 | Anholt et al. | Oct 2013 | A1 |
| 20130286705 | Grover et al. | Oct 2013 | A1 |
| 20130326154 | Haswell | Dec 2013 | A1 |
| 20130332707 | Gueron et al. | Dec 2013 | A1 |
| 20140185395 | Seo | Jul 2014 | A1 |
| 20140215185 | Danielsen | Jul 2014 | A1 |
| 20140250279 | Manning | Sep 2014 | A1 |
| 20140344934 | Jorgensen | Nov 2014 | A1 |
| 20150134713 | Wheeler | May 2015 | A1 |
| 20150324290 | Leidel | Nov 2015 | A1 |
| 20150325272 | Murphy | Nov 2015 | A1 |
| Number | Date | Country |
|---|---|---|
| 102141905 | Aug 2011 | CN |
| 0214718 | Mar 1987 | EP |
| 2026209 | Feb 2009 | EP |
| S6364692 | Mar 1988 | JP |
| H07254277 | Oct 1995 | JP |
| H0831168 | Feb 1996 | JP |
| 2009259193 | Mar 2015 | JP |
| 10-0211482 | Aug 1998 | KR |
| 10-2010-0134235 | Dec 2010 | KR |
| 10-2013-0049421 | May 2013 | KR |
| 2001065359 | Sep 2001 | WO |
| 2010079451 | Jul 2010 | WO |
| 2013062596 | May 2013 | WO |
| 2013081588 | Jun 2013 | WO |
| 2013095592 | Jun 2013 | WO |
| Entry |
|---|
| Draper, et al., “The Architecture of the DIVA Processing-In-Memory Chip,” Jun. 22-26, 2002, (12 pgs.), ICS '02, retrieved from: http://www.isi.edu/˜draper/papers/ics02.pdf. |
| Adibi, et al., “Processing-In-Memory Technology for Knowledge Discovery Algorithms,” Jun. 25, 2006, (10 pgs.), Proceeding of the Second International Workshop on Data Management on New Hardware, retrieved from: http://www.cs.cmu.edu/˜damon2006/pdf/adibi06inmemory.pdf. |
| U.S. Appl. No. 13/449,082, entitled, “Methods and Apparatus for Pattern Matching,” filed Apr. 17, 2012, (37 pgs.). |
| U.S. Appl. No. 13/743,686, entitled, “Weighted Search and Compare in a Memory Device,” filed Jan. 17, 2013, (25 pgs.). |
| U.S. Appl. No. 13/774,636, entitled, “Memory as a Programmable Logic Device,” filed Feb. 22, 2013, (30 pgs.). |
| U.S. Appl. No. 13/774,553, entitled, “Neural Network in a Memory Device,” filed Feb. 22, 2013, (63 pgs.). |
| U.S. Appl. No. 13/796,189, entitled, “Performing Complex Arithmetic Functions in a Memory Device,” filed Mar. 12, 2013, (23 pgs.). |
| Supplementary European Search Report for related EP Patent Application No. 14846610.5, dated Jul. 13, 2017, 8 pages. |
| Machine Translation of Japan Patent Application No. H07254277 filed Oct. 3, 1995, as provided with the Supplementary European Search Report, 22 pages. |
| Office Action for related Japan Patent Application No. 2016-524080, dated Sep. 20, 2016, 9 pages. |
| Boyd et al., “On the General Applicability of Instruction-Set Randomization”, Jul.-Sep. 2010, (14 pgs.), vol. 7, Issue 3, IEEE Transactions on Dependable and Secure Computing. |
| Stojmenovic, “Multiplicative Circulant Networks Topological Properties and Communication Algorithms”, (25 pgs.), Discrete Applied Mathematics 77 (1997) 281-305. |
| “4.9.3 MINLOC and MAXLOC”, Jun. 12, 1995, (5pgs.), Message Passing Interface Forum 1.1, retrieved from http://www.mpi-forum.org/docs/mpi-1.1/mpi-11-html/node79.html. |
| Derby, et al., “A High-Performance Embedded DSP Core with Novel SIMD Features”, Apr. 6-10, 2003, (4 pgs), vol. 2, pp. 301-304, 2003 IEEE International Conference on Accoustics, Speech, and Signal Processing. |
| Debnath, Biplob, Bloomflash: Bloom Filter on Flash-Based Storage, 2011 31st Annual Conference on Distributed Computing Systems, Jun. 20-24, 2011, 10 pgs. |
| Pagiamtzis, Kostas, “Content-Addressable Memory Introduction”, Jun. 25, 2007, (6 pgs.), retrieved from: http://www.pagiamtzis.com/cam/camintro. |
| Pagiamtzis, et al., “Content-Addressable Memory (CAM) Circuits and Architectures: A Tutorial and Survey”, Mar. 2006, (16 pgs.), vol. 41, No. 3, IEEE Journal of Solid-State Circuits. |
| International Search Report and Written Opinion for PCT Application No. PCT/US2013/043702, dated Sep. 26, 2013, (11 pgs.). |
| Elliot, et al., “Computational RAM: Implementing Processors in Memory”, Jan.-Mar. 1999, (10 pgs.), vol. 16, Issue 1, IEEE Design and Test of Computers Magazine. |
| Dybdahl, et al., “Destructive-Read in Embedded DRAM, Impact on Power Consumption,” Apr. 2006, (10 pgs.), vol. 2, Issue 2, Journal of Embedded Computing-Issues in embedded single-chip multicore architectures. |
| Kogge, et al., “Processing in Memory: Chips to Petaflops,” May 23, 1997, (8 pgs.), retrieved from: http://www.cs.ucf.edu/courses/cda5106/summer02/papers/kogge97PIM.pdf. |
| Number | Date | Country | |
|---|---|---|---|
| 20180082719 A1 | Mar 2018 | US |
| Number | Date | Country | |
|---|---|---|---|
| Parent | 15251770 | Aug 2016 | US |
| Child | 15823013 | US | |
| Parent | 14660219 | Mar 2015 | US |
| Child | 15251770 | US | |
| Parent | 14031432 | Sep 2013 | US |
| Child | 14660219 | US |