The present invention pertains to methods for forming a metal seed layer on a barrier layer of a partially fabricated integrated circuit.
Damascene processing is a method for forming interconnections on integrated circuits that involves formation of inlaid metal lines in trenches and vias formed in a dielectric layer (inter-metal dielectric). The metal conductive lines are formed by an electroplating process. Because copper or other mobile conductive material provides the conductive paths of the integrated circuit, the underlying silicon devices must be protected from metal ions (e.g., Cu2+) that might otherwise diffuse or drift into the silicon. Suitable materials for diffusion barrier include tantalum, tantalum nitride, tungsten, titanium tungsten, titanium nitride, tungsten nitride, and the like.
After diffusion barrier is deposited and prior to electroplating, a seed layer of copper or other metal is typically applied by a physical vapor deposition (PVD) process to enable subsequent electrofilling of the features with copper inlay. In order to serve as a seed for electroplating, the seed layer should be continuous, stable and have good adhesion to the barrier layer.
One difficulty with depositing seed layers is that the copper (or other metal) may agglomerate on the barrier layer surface. This phenomenon occurs because of the weak chemical bond between seed and the barrier as a result of the absence of an intermetallic reaction between the two. High oxidation ability of the barrier aggravates this phenomenon. Because of this agglomeration, the copper may not cover the surface in a conformal manner. The thickness of the seed layer coverage is thus uneven, thicker in some places than others, and the layer may include gaps. Such seed layers do not provide a uniform layer for electroplating, which leads to voiding defects in the electroplated copper. Another difficulty is the formation of “overhang” material on the edges of the features. Diffusion barrier overhang, for example, can prevent seed metal deposition flux from reaching the top sidewalls of the features. This phenomenon also leads to seed layers having poor continuity. Defects, poor continuity and poor adhesion of the seed layer all may adversely affect performance of the fabricated device. For example, defects in the seed layer may result in electromigration and stress migration at the seed-barrier interface. Void formation in the electrofilled copper features and subsequent post CMP defects are other consequences of poor seed layer formation that may also lead to device failure.
What are therefore needed are methods of depositing metal seed layers on diffusion barriers that provide seed layers having improved continuity and adhesion to the underlying diffusion barrier.
The present invention meets these needs by providing methods of depositing seed layers that improve continuity of the seed layer as well as adhesion to the barrier layer. According to various embodiments, the methods involve performing a sputter etch in the seed deposition chamber prior to depositing the seed layer. The etch step removes barrier layer overhang and/or oxide that has formed on the barrier layer. In some embodiments, a small deposition flux accompanies the sputter etch flux, embedding metal atoms into the barrier layer. The embedded metal atoms create nucleation sites for subsequent seed layer deposition, thereby promoting continuous seed layer film growth, film stability and improved seed layer-barrier layer adhesion.
One aspect of the invention relates to a method of depositing a metal conductive seed layer on a substrate that involves the operations of a) providing a substrate having a barrier layer deposited thereon to a seed layer deposition chamber; b) performing an inert gas sputter etch of the barrier layer in the seed layer deposition chamber; and c) depositing the metal conductive seed layer over the surface of the wafer substrate in the seed layer deposition chamber.
According to various embodiments, the sputter etch operation may remove barrier material that overhangs a recessed feature (e.g., a trench or via) on the substrate and/or remove oxide that has formed on the barrier layer. In some embodiments, the method involves simultaneously sputtering metal from a target while performing the sputter etch of the barrier material. The metal atoms may then become embedded in the barrier layer surface to provide nucleation sites for the seed layer deposition in (c). In certain embodiments performing operation (b) involves applying a DC power of between about 0 and 10 kW to the target and a RF power of at least about 100 W, e.g. between about 100 and 3000 W, to the substrate.
Another aspect of the invention relates to a method of depositing a metal seed layer on a semiconductor substrate having recessed features that involves a) providing the substrate with a barrier layer deposited thereon to the seed layer deposition chamber; b) applying a DC power to a metal target within the chamber and a RF bias to the substrate to simultaneously etch barrier layer oxide and implant metal atoms into the barrier layer; and c) applying a DC power to the metal target to deposit a metal seed layer that substantially coats the sidewalls of the features, wherein the implanted atoms are nucleation sites for the deposition of the metal.
These and other features and advantages of the present invention will be described in more detail below with reference to the associated drawings.
In the following detailed description of the present invention, numerous specific embodiments are set forth in order to provide a thorough understanding of the invention. However, as will be apparent to those skilled in the art, the present invention may be practiced without these specific details or by using alternate elements or processes. In other instances well-known processes, procedures and components have not been described in detail so as not to unnecessarily obscure aspects of the present invention.
In this application, the term “wafer” will be used interchangeably with “partially fabricated integrated circuit.” One skilled in the art would understand that the term “partially fabricated integrated circuit” can refer to a silicon wafer during any of many stages of integrated circuit fabrication thereon. The term “substrate” is also used and includes wafers.
This invention relates to deposition of metal seed layers on diffusion barrier layers. Methods of the invention involve performing a sputter etch operation (also referred to as an etchback operation) in the seed deposition module prior to deposition of the seed layer. According to various embodiments, the sputter etch operation results in one or more of the following: 1) reduction or elimination of oxide formed on the barrier, 2) reduction or elimination of barrier layer overhang at the tops of features, and 3) activation of the barrier surface before seed deposition (e.g., by creating nucleation sites).
Advantages of reducing barrier layer overhang include reduction or elimination of subsequent seed overhang, decrease of preplating aspect ratio, reduction of barrier layer thickness variation within the features and between features, and reduction of copper seed thickness variation within the features and between features. This leads to void free electroplating and reduction in post CMP defects. Advantages of reducing barrier oxide include improved seed-barrier adhesion and reducing line and contact resistance. Advantages of creation of nucleation sites in the barrier layer include increased nucleation density, improved seed layer morphology, improved seed layer continuity and improved seed-barrier adhesion. Improved film continuity and adhesion reduces electromigration along the barrier/seed interface, as well as stress migration. This in turn improves device reliability. The sputter etch or etchback operation also decreases barrier layer roughness, especially on sidewalls, which in turn improves the continuity and smoothness of the seed layer.
As mentioned, the invention finds particular use in Damascene processing.
Suitable materials for diffusion barrier 105 include tantalum, tantalum nitride, tungsten, titanium tungsten, titanium nitride, tungsten nitride, and the like. In a typical process, barrier 105 is formed by a physical vapor deposition (PVD) process such as sputtering, a chemical vapor deposition (CVD) process, or an atomic layer deposition (ALD) process. Typical metals for the conductive routes are aluminum and copper. More frequently, copper serves as the metal in Damascene processes, as depicted in these figures. The resultant partially fabricated integrated circuit 100 is a representative substrate for subsequent Damascene processing, as depicted in
As depicted in
The process follows, as depicted in
The dual Damascene process continues, as depicted in
Next, as depicted in
After diffusion barrier 123 is deposited, a seed layer of copper is deposited to enable subsequent electrofilling of the features with copper inlay 125 as shown on
Copper routes 125 and 107 are now in electrical contact and form conductive pathways, as they are separated only by diffusion barrier 123, which is also somewhat conductive.
As indicated above, the present invention relates to deposition of seed layers on diffusion barriers. Although
Diffusion barriers may be deposited by PVD, CVD or ALD methods. PVD methods result in high quality films, though conformal methods, including ionized-PVD (iPVD), CVD and ALD methods may be used to improve step coverage of the recessed features and reduce overhang of barrier material on the top edges of the features. Regardless of the method used to deposit the diffusion barrier, subsequent barrier oxide formation may significantly and adversely affect copper seed deposition. Barriers, such as tantalum-based barriers, readily oxidize. Even in a high vacuum environment, the time it takes to move the barrier-coated wafer from one module to another (e.g., from a PVD barrier module to a PVD copper seed module) is enough for oxygen to attach itself to the any free Ta bonds (or other barrier material) on the barrier layer surface. The barrier oxide bonds may be strong, thereby making the barrier less attractive to the metal seed layer. The resulting poor adhesion and film discontinuities may result in instability of the seed layer in the plating bath.
As indicated, barrier deposition, especially PVD barrier deposition, may result in barrier material overhang.
The methods of the present invention provide improved methods of forming metal seed layers on diffusion barriers.
The process begins at operation 301 in which a barrier layer is formed on features on the partially fabricated semiconductor substrate. Various processing operations, as described above in the context of
In operation 303, the substrate is transferred to the metal seed deposition module or chamber. The metal seed deposition module is a vacuum chamber that is capable of depositing the metal seed layer. In some embodiments, a suitable PVD apparatus employs a magnetic array for electron confinement to generate a high density plasma. The magnetic array may be implemented as one or more electromagnets, permanent magnets, or some combination of electromagnets and permanent magnets. The apparatus may include other magnets located proximate the substrate region for promoting process uniformity.
Examples of suitable apparatuses include hollow cathode magnetron (HCM) sputtering modules. Such apparatuses are described in further below as well as in U.S. Pat. Nos. 5,482,611; 6,179,973; 6,193,854; and 6,217,716, each of which is incorporated herein by reference for all purposes. Other types of sputtering apparatuses that may be used in accordance with the invention include planar magnetron sputtering modules. If the seed layer to be deposited is copper, a copper target source is used. Also, as described below, the apparatus typically employs a RF biased electrostatic chuck pedestal, which secures the wafer and applies an RF bias on the wafer, if needed.
After transfer to the metal seed deposition module, a sputter etch is performed to remove oxide and/or overhang from the diffusion barrier in operation 305, prior to the main metal seed deposition operation, which occurs in operation 307.
In conventional PVD processes, metal seed layer deposition occurs directly after the substrate is transferred to the copper PVD chamber. An inert gas is introduced to the chamber to form a plasma, the energetic ions of which bombard and eject copper atoms from the target to deposit on the substrate. In the method shown in
As indicated above, the sputter etch removes barrier oxide that has formed prior to the etchback. This improves the continuity and adhesion of the seed layer. If diffusion barrier overhang is present, the sputter etch also removes the overhang material. As indicated above, PVD deposition of diffusion barrier tends to produce films with overhang. The etch operation decreases the preplating aspect ratio, thereby decreasing the likelihood of void formation during electroplating. The etchback operation also reduces feature roughness, particularly on the sidewalls.
Process conditions during the sputter etch and metal seed deposition (operations 305 and 307, respectively, in
In general, etch rate is most strongly related to the RF power, while the deposition rate is most strongly related to the DC source power. Higher RF/DC power ratios correspond to higher E/D ratios on the wafer, which can go to infinity if no DC power is applied to the target. Pure etching is achieved in this case. The etch rate is largely dependent on RF power and pressure since these parameters control the energy of argon ions near the wafer. The deposition rate is largely dependent on DC power since this parameter affects the flux and energy of argon ions near the sputter target.
As indicated, during the etchback step the combination of DC power applied to the target and RF power applied to the wafer has to ensure the net material removal from the wafer. For example, for HCM modules having target areas of between about 1000-6000 cm2. DC power should be in the range from 1 kW to 10 kW or as low as 0 as indicated above for the pure etching. One of skill in the art will understand that this range depends on the target area, and can be different for smaller or bigger targets especially if the method is used with the different source/target design. The RF power may be between about 100 W to 3000 W for a typical substrate (e.g., a 300 mm wafer). This range depends on the wafer area and can be much greater for applications that deal with big substrates. In terms of power density (independent of the target area or substrate area), examples of suitable DC power ranges for the sputter etch operation are range from about 0 W/(cm2 target) to 5 W/(cm2 target) and for the RF power, from about 0.1 W/(cm2 substrate) to 5 W/(cm2 substrate).
After the sputter etch in operation 305, the metal seed layer is deposited in operation 307. Process conditions in operation 307 are such that there is a net deposition, rather than a net etch as in operation 305. Examples of suitable DC power ranges for the seed layer deposition operation are range from about 5 W/(cm2 target) to 25 W/(cm2 target), and, for the RF power, from about 0 W/(cm2 substrate) to 0.5 W/(cm2 substrate). PVD deposition of metal seed layers is described in U.S. Pat. Nos. 6,905,959; 6,773,571; and 6,642,146, which patents are hereby incorporated by reference and for all purposes. After the seed layer is deposited, the recessed features are filled with the conductive metal by electroplating in an operation 309.
In certain embodiments, it is desirable for the inert gas sputter flux in operation 307 to be accompanied by a small deposition flux. In typical HCM operation mode the pedestal capacitive RF discharge feeds on electrons created by the source at relatively low DC power (e.g., 0.1 W/(cm2 target)−5 W/(cm2 target)). Thus, the strong flux of argon or other inert gas ions to the wafer is accompanied by the small flux of copper (or other metal) species to the wafer. As a result, copper atoms are embedded into the barrier surface. These embedded atoms create nucleation centers for the subsequent seed layer deposition in operation 307. The copper atoms may be embedded to the depth of a few lattice constants from the surface into the barrier, depending on their energy. These nucleation centers promote seed film growth, film stability and improve the seed-barrier adhesion. Nucleation density during seed layer deposition also increases. The increased nucleation density results in film having less stress and better crystallographic orientation and texture. The feature edge roughness decreases.
It should be noted that while the sputter etch and metal seed layer deposition operations occur in the same chamber in the process illustrated in
In a particular embodiment, tantalum-based barriers are used for copper metallization (e.g., a TaN/Ta/Cu stack). Tantalum-based barriers are particularly useful as barriers in copper metallization due to the absence of tantalum-copper intermetallic reactions, which means that the copper-tantalum interface is stable. However, this lack of chemical bonds in the interface also means that copper-tantalum adhesion may be a problem under conventional deposition processes described above (although copper does have relatively better adhesion to tantalum compared to many other materials considered for their barrier properties).
As a result copper agglomerates on the tantalum surface at elevated temperatures (as the copper-copper bond is stronger than the tantalum-copper bond). Because of this, the copper seed deposition is typically conducted at low substrate temperatures to suppress agglomeration by “freezing” the deposited copper atoms in place where they are adsorbed. Low temperature deposition reduces adsorbed atom mobility, thereby decreasing agglomeration and increasing nucleation density. However, the film quality is not as good as it would be if the film is grown at thermodynamic equilibrium conditions. As a result film grown at low temperature conditions is stressed. Copper dewetting at the interface and void formation usually accompanies the subsequent stress relaxation at higher temperature anneal processes. Seed layer deposition on tantalum by conventional methods may also present difficulties because tantalum oxidizes very easily. The tantalum oxide bond is strong, making the surface less attractive to subsequent copper seed deposition.
As indicated, the methods of the present invention may be used to improve copper seed deposition on tantalum-based barriers by allowing the copper seed to be deposited on an oxide-free surface thereby improving adhesion, and increasing nucleation density, thereby improving film continuity, reducing film stress, and as a result reducing post CMP defects as well as stress migration and electromigration at the Ta—Cu interface. In certain embodiments, the temperature at which the copper seed layer is deposited may be higher than the low temperatures at which the seed deposition typically occurs, resulting in improved adhesion and reduced stress in the film. For example, deposition temperatures ranging from about 2° C. to about 100 Cmay be used. One of skill in the art will recognize that the various benefits discussed above with regard to Ta-based/Cu stacks may also apply to various other barrier layer-seed layer combinations.
Apparatus
As indicated above, any suitable deposition apparatus appropriate for performing the sputter etch and metal seed deposition operations may be used, including PVD apparatuses that use hollow cathode magnetron (HCM) or planar magnetron targets.
An inert gas, such as argon, is introduced to into the hollow region of the cathode target 407 to form plasma. An intense magnetic field is produced by electromagnets 405a-405d within the cathode target region. Additional electromagnets are arranged downstream of the cathode target so that different currents can be applied to each electromagnet, thereby producing an ion flux and a controlled deposition and/or etch rate and uniformity. A metal spacer 409, typically held at plasma floating potential, is used, in conjunction with the source electromagnets to shape the plasma distribution at the target mouth. The RF bias ESC pedestal 403 holds the wafer substrate in place and can apply a RF bias to the wafer substrate. The ion energy, and therefore the deposition and/or etch rate can also be controlled by the pedestal RF bias. Typically, the amount of sputtering is controlled by the RF power at fixed RF frequency. Various RF frequencies can be used to achieve this effect. One preferred RF frequency is 13.56 MHz. An additional function of the ESC pedestal is to provide wafer temperature control during sputter etch and deposition. Typically, argon backside gas is used to provide thermal coupling between the substrate and the ESC. In many cases, the ESC is cooled during deposition.
As well, various aspects of process flows involve deposition of barrier materials (by ALD, CVD or PVD) as well as precleaning, and degassing operations. In these embodiments all these process steps are done in the same processing tool. Tools that allow degas, ALD or CVD deposition, and PVD deposition all under the same vacuum are the INOVA and INOVA NExT deposition systems available from Novellus Systems of San Jose, Calif. These systems are comprised of processing modules, e.g. for Degas, Cool, Preclean, PVD, CVD or ALD processes, mounted to the same wafer handling module. Therefore, once a wafer is in the tool and a vacuum is established, all of the above described process aspects are performed. In particular embodiments, the barrier layer deposition occurs in a tantalum (or other barrier material) PVD deposition module, with the wafer then transferred to the metal seed PVD deposition module for sputter etch and metal seed deposition.
Process Conditions
As discussed above with regard to
During the sputter etch operation, DC power typically ranges from about 0.5 W/(cm2 target) to 5 W/(cm2 target), but it could be as low as 0 for the pure etching , and RF power, from about 0.1 W/(cm2 substrate) to 5 W/(cm2 substrate). DC power is typically higher during the deposition operation than for the sputter etch operation. DC power typically ranges from about 15 W/(cm2 target) to 25 W/(cm2 target), and RF power, from about 0 W/(cm2 substrate) to 0.5 W/(cm2 substrate) for the deposition step.
Plasma reactors that allow fine control of the plasma conditions can be tuned to provide the E/D variations over substrate topology as may be desired. For example, the INOVA HCM reactors provided by Novellus Systems have eight or more separate electromagnetic coils. Fine tuning the E/D profile from via bottom to field region and from the center to edge across of the wafer by independently controlling each of these coils is described in U.S. Pat. No. 6,764,940, which is hereby incorporated by reference.
Other process conditions include temperature, pressure and inert gas flow rate. Temperatures typically range from about −40 C to 50 C for both the sputter etch operation and for the deposition operation. As discussed above, conventional copper seed deposition operations use very low substrate temperatures (e.g., less than about 50 C) in order to reduce adsorbed atom mobility. In certain embodiments, methods of the present invention may use higher substrate temperatures during seed deposition, thereby decreasing film stress. Pressures typically range from about 1E−3 Torr to 1E−2 Torr for the sputter etch operation and about 5E−5 Torr to 5E−3 Torr for the deposition operation, and argon flow rates range from about 10 sccm to 200 sccm for the sputter etch operation and about 0 sccm (gas-free operation) to 20 sccm for the deposition operation. One of skill in the art will understand that these are exemplary ranges that may be need to be adjusted depending on the substrate and apparatus used.
TaN/Ta barriers were deposited by PVD on wafers using INOVA xT deposition systems available from Novellus Systems of San Jose. The barriers were deposited in trenches of 100 nm. After barrier deposition the wafers were transferred to the copper deposition PVD module. An etchback process was performed in the copper deposition module, prior to deposition of the copper seed layer.
Resistivity
Resistivity drift of the deposited Cu film over time is an indication that the film undergoes a re-crystallization process. The more the drift the more stressed film was deposited. Such a film is more likely to relieve the stress over time, which leads to microvoid formation and subsequently failures related to stress-migration or electro-migration mechanisms. Film deposited on the barrier without an air break has a relatively small resistivity drift of 4% over a long time. If there is an air break after Ta deposition, the barrier oxidizes and subsequently deposited Cu film has a resistivity drift of 14% over time.
Such an oxidized barrier was subjected to the etchback step in the copper module before copper deposition. Resistivity drift of the Cu film was reduced back to 4%-showing that the effects of barrier oxidation were eliminated and the barrier-seed interface became stable again. The etchback step was performed using a DC power of 0.6 W/cm2 and a RF power of 1.2 W/cm2 for 10 s.
Elimination of Overhang
Process conditions for the sputter etch are given below. For comparison, process conditions used for subsequent copper seed layer deposition are also shown.
As discussed above, the etch step uses a significantly higher RF power and lower DC power as compared to the etch step. In addition, pressure is significantly higher. Both these factors lead to the higher plasma density in vicinity of the wafer compare to the target area and controlled bias on the wafer to achieve high E/D ratio.
Although various details have been omitted for clarity's sake, various design alternatives may be implemented. Therefore, the present examples are to be considered as illustrative and not restrictive, and the invention is not to be limited to the details given herein, but may be modified within the scope of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
4058430 | Suntola et al. | Nov 1977 | A |
4492620 | Matsuo et al. | Jan 1985 | A |
4588490 | Cuomo et al. | May 1986 | A |
4609903 | Toyokura et al. | Sep 1986 | A |
4622121 | Wegmann et al. | Nov 1986 | A |
4737384 | Murthy et al. | Apr 1988 | A |
4874493 | Pan | Oct 1989 | A |
4999096 | Nihei et al. | Mar 1991 | A |
5009963 | Ohmi et al. | Apr 1991 | A |
5084412 | Nakasaki | Jan 1992 | A |
5139825 | Gordon et al. | Aug 1992 | A |
5178739 | Barnes et al. | Jan 1993 | A |
5194398 | Miyachi et al. | Mar 1993 | A |
5221449 | Colgan et al. | Jun 1993 | A |
5281485 | Colgan et al. | Jan 1994 | A |
5298091 | Edwards, III et al. | Mar 1994 | A |
5378506 | Imai et al. | Jan 1995 | A |
5482611 | Helmer et al. | Jan 1996 | A |
5622608 | Lanford et al. | Apr 1997 | A |
5629221 | Chao et al. | May 1997 | A |
5654233 | Yu | Aug 1997 | A |
5656860 | Lee | Aug 1997 | A |
5766379 | Lanford et al. | Jun 1998 | A |
5789027 | Watkins et al. | Aug 1998 | A |
5801089 | Kenney | Sep 1998 | A |
5904565 | Nguyen et al. | May 1999 | A |
5969422 | Ting et al. | Oct 1999 | A |
5985762 | Geffken et al. | Nov 1999 | A |
6037257 | Chiang et al. | Mar 2000 | A |
6037258 | Liu et al. | Mar 2000 | A |
6046108 | Liu et al. | Apr 2000 | A |
6074544 | Reid et al. | Jun 2000 | A |
6077780 | Dubin | Jun 2000 | A |
6080285 | Liu et al. | Jun 2000 | A |
6093966 | Venkatraman et al. | Jul 2000 | A |
6099702 | Reid et al. | Aug 2000 | A |
6100200 | Van Buskirk et al. | Aug 2000 | A |
6110346 | Reid et al. | Aug 2000 | A |
6114238 | Liao | Sep 2000 | A |
6120641 | Stevens et al. | Sep 2000 | A |
6124203 | Joo et al. | Sep 2000 | A |
6126798 | Reid et al. | Oct 2000 | A |
6139712 | Patton et al. | Oct 2000 | A |
6147000 | You et al. | Nov 2000 | A |
6156167 | Patton et al. | Dec 2000 | A |
6159354 | Contolini et al. | Dec 2000 | A |
6159857 | Liu et al. | Dec 2000 | A |
6162344 | Reid et al. | Dec 2000 | A |
6179973 | Lai et al. | Jan 2001 | B1 |
6179983 | Reid et al. | Jan 2001 | B1 |
6193854 | Lai et al. | Feb 2001 | B1 |
6200893 | Sneh | Mar 2001 | B1 |
6203613 | Gates et al. | Mar 2001 | B1 |
6217716 | Fai Lai | Apr 2001 | B1 |
6221757 | Schmidbauer et al. | Apr 2001 | B1 |
6228754 | Iacoponi et al. | May 2001 | B1 |
6235163 | Angelo et al. | May 2001 | B1 |
6249055 | Dubin | Jun 2001 | B1 |
6251242 | Fu et al. | Jun 2001 | B1 |
6271591 | Dubin et al. | Aug 2001 | B1 |
6274008 | Gopalraja et al. | Aug 2001 | B1 |
6277249 | Gopalraja et al. | Aug 2001 | B1 |
6280597 | Kashiwada et al. | Aug 2001 | B1 |
6287977 | Hashim et al. | Sep 2001 | B1 |
6333547 | Tanaka et al. | Dec 2001 | B1 |
6340435 | Bjorkman et al. | Jan 2002 | B1 |
6342133 | D'Couto et al. | Jan 2002 | B2 |
6342448 | Lin et al. | Jan 2002 | B1 |
6350353 | Gopalraja et al. | Feb 2002 | B2 |
6387805 | Ding et al. | May 2002 | B2 |
6391785 | Satta et al. | May 2002 | B1 |
6395642 | Liu et al. | May 2002 | B1 |
6402907 | Rich | Jun 2002 | B1 |
6417094 | Zhao et al. | Jul 2002 | B1 |
6423200 | Hymes | Jul 2002 | B1 |
6440854 | Rozbicki | Aug 2002 | B1 |
6448176 | Grill et al. | Sep 2002 | B1 |
6451177 | Gopalraja et al. | Sep 2002 | B1 |
6492262 | Uzoh | Dec 2002 | B2 |
6498091 | Chen et al. | Dec 2002 | B1 |
6500762 | Hashim et al. | Dec 2002 | B2 |
6509267 | Woo et al. | Jan 2003 | B1 |
6518668 | Cohen | Feb 2003 | B2 |
6538324 | Tagami et al. | Mar 2003 | B1 |
6541374 | de Felipe et al. | Apr 2003 | B1 |
6554914 | Rozbicki et al. | Apr 2003 | B1 |
6559061 | Hashim et al. | May 2003 | B2 |
6562715 | Chen et al. | May 2003 | B1 |
6566246 | de Felipe et al. | May 2003 | B1 |
6589887 | Dalton et al. | Jul 2003 | B1 |
6605534 | Chung et al. | Aug 2003 | B1 |
6607977 | Rozbicki et al. | Aug 2003 | B1 |
6607982 | Powell et al. | Aug 2003 | B1 |
6613199 | Tobin et al. | Sep 2003 | B1 |
6642146 | Rozbicki et al. | Nov 2003 | B1 |
6652718 | D'Couto et al. | Nov 2003 | B1 |
6656841 | Kim | Dec 2003 | B1 |
6660622 | Chen et al. | Dec 2003 | B2 |
6673716 | D'Couto et al. | Jan 2004 | B1 |
6706155 | Morimoto et al. | Mar 2004 | B2 |
6709987 | Hashim et al. | Mar 2004 | B2 |
6755945 | Yasar et al. | Jun 2004 | B2 |
6758947 | Chiang et al. | Jul 2004 | B2 |
6764940 | Rozbicki et al. | Jul 2004 | B1 |
6784096 | Chen et al. | Aug 2004 | B2 |
6790776 | Ding et al. | Sep 2004 | B2 |
6841044 | Ruzic | Jan 2005 | B1 |
6893541 | Chiang et al. | May 2005 | B2 |
6905965 | Subrahmanyan et al. | Jun 2005 | B2 |
6919275 | Chiang et al. | Jul 2005 | B2 |
6943111 | Lin et al. | Sep 2005 | B2 |
6949457 | Fiordalice et al. | Sep 2005 | B1 |
6969448 | Lau | Nov 2005 | B1 |
6992012 | Haskim et al. | Jan 2006 | B2 |
7030031 | Wille et al. | Apr 2006 | B2 |
7037830 | Rumer et al. | May 2006 | B1 |
7048837 | Somekh et al. | May 2006 | B2 |
7070687 | Chikarmane et al. | Jul 2006 | B2 |
7074714 | Chiang et al. | Jul 2006 | B2 |
7135402 | Lin et al. | Nov 2006 | B2 |
7186648 | Rozbicki et al. | Mar 2007 | B1 |
7253109 | Ding et al. | Aug 2007 | B2 |
7294574 | Ding et al. | Nov 2007 | B2 |
7365001 | Yang et al. | Apr 2008 | B2 |
20020000382 | Morrissey et al. | Jan 2002 | A1 |
20020041028 | Choi et al. | Apr 2002 | A1 |
20020110999 | Lu et al. | Aug 2002 | A1 |
20030034244 | Yasar et al. | Feb 2003 | A1 |
20030116427 | Ding et al. | Jun 2003 | A1 |
20030129828 | Cohen | Jul 2003 | A1 |
20040007325 | Pan et al. | Jan 2004 | A1 |
20040048461 | Chen et al. | Mar 2004 | A1 |
20040171250 | Chiang et al. | Sep 2004 | A1 |
20040188239 | Robison et al. | Sep 2004 | A1 |
20040211661 | Zhang et al. | Oct 2004 | A1 |
20050006222 | Ding et al. | Jan 2005 | A1 |
20050020080 | Chiang et al. | Jan 2005 | A1 |
20050032382 | Rossman | Feb 2005 | A1 |
20050085068 | Chiang et al. | Apr 2005 | A1 |
20050173239 | Somekh et al. | Aug 2005 | A1 |
20050211545 | Cerio, Jr. et al. | Sep 2005 | A1 |
20050252765 | Zhang et al. | Nov 2005 | A1 |
20050255690 | Chen et al. | Nov 2005 | A1 |
20050255691 | Ding et al. | Nov 2005 | A1 |
20050266682 | Chen et al. | Dec 2005 | A1 |
20050272254 | Ding et al. | Dec 2005 | A1 |
20060014378 | Aggrawal et al. | Jan 2006 | A1 |
20060024953 | Rao et al. | Feb 2006 | A1 |
20060030151 | Ding et al. | Feb 2006 | A1 |
20060057843 | Chen et al. | Mar 2006 | A1 |
20060207873 | Fu | Sep 2006 | A1 |
20070178682 | Chiang et al. | Aug 2007 | A1 |
20080190760 | Tang et al. | Aug 2008 | A1 |
20080310005 | Tonar et al. | Dec 2008 | A1 |
Number | Date | Country |
---|---|---|
0 692 551 | Jan 1996 | EP |
11-186273 | Sep 1999 | JP |