Claims
- 1. A semiconductor device comprising:a gate electrode formed on a gate dielectric formed on a substrate surface, the gate electrode having a first thickness; a gate silicon germanium film formed on the gate electrode, the gate silicon germanium film having a second thickness; a gate silicide layer formed on the gate silicon germanium film, the gate silicide layer having a third thickness; a pair of sidewall spacers on opposite sides of the gate electrode, the sidewall spacers having a height of at least 200 Å above the third thickness of the gate silicide layer and a width of less than 300 Å; a pair of source and drain regions formed on opposite sides of said gate electrode, said source and drain regions having a silicon germanium film formed beneath said substrate surface and a pair of ultra shallow tip regions formed beneath the pair of sidewall spacers.
- 2. The semiconductor device of claim 1, wherein the gate electrode is polysilicon.
- 3. The semiconductor device of claim 1 further comprising:a silicide layer formed on the silicon germanium film of said source and drain regions.
- 4. The semiconductor device of claim 3 further comprising:an isolation region having a top surface positioned below the top surface of the silicon germanium film of said source and drain regions.
- 5. The semiconductor device of claim 3 further comprising: an isolation region having a top surface positioned below the silicide layer.
Parent Case Info
This is a Divisional Application of Ser. No. 09/115,405 filed on Jul. 14, 1998 which is a Divisional Application of Ser. No. 08/884,912 filed on Jun. 30, 1997.
US Referenced Citations (23)
Foreign Referenced Citations (1)
Number |
Date |
Country |
05-090517 |
Apr 1993 |
JP |
Non-Patent Literature Citations (1)
Entry |
Achutharaman, Raman, et al., Selective CVD of Titanium Silicide For Raised Source/Drains, Semiconductor International, Oct. 1996, pp. 149,150 and 152. |