System on chip (SOC) applications frequently require CMOS devices to be manufactured on a same wafer as devices such as bipolar junction transistors (BJTs) and rectifiers. Each of these types of device has unique performance constraints and trade-offs. While it is desirable to manufacture such devices simultaneously, and typically using the same process steps, steps to improve the performance of one type of device, e.g. a CMOS transistor, may lead to degraded performance of other devices, such as a BJT. What is needed then is manufacturing structures and methods having improved performance for different types of devices.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
Referring first to
Substrate 2 may be a bulk substrate, such as a silicon or other semiconductor material wafer, or substrate 2 may be a semiconductor layer formed atop a composite wafer, such as a silicon-in-insulator (SOI) or similar such composite wafer. In the intermediate stage illustrated in
Recesses 6 have been formed in substrate 2. In the case of a silicon wafer 2, recesses 6 may be formed using, e.g., a Cl2 dry etch process, as an example, or other known alternatives. In an illustrative embodiment, recesses 6 are formed to a depth that is appropriate for a desired device geometry. As one example, in a device manufactured using 20 nm geometry, recesses 6 may be formed to a depth of from about 100 Å A to about 300 Å and in some embodiments from about 200 Å to about 250 Å, for example. Other methods for forming and other geometries for recesses 6 will be apparent to those skilled in the art, and are within the contemplated scope of the present invention.
In one embodiment, dopant-rich layer 8 may be in situ phosphorous doped silicon that is deposited using a Metal Organic Chemical Vapor Deposition (MOCVD) process. Other epitaxial growth processes could be employed. The growth rate of dopant-rich layer 8 is dependent upon the crystal orientation of the underlying substrate upon which the layer is grown. For instance, in one illustrative embodiment, the respective bottoms of trenches 6 might have a crystal orientation (100) and the sidewalls might have a crystal orientation of (111) or (110). Dopant-rich layer 8 will grow at a faster rate on the bottom or recesses 6 (relative the sidewalls) because of the of different crystal orientations—resulting in the structure shown in
In a subsequent step, as illustrated by
Blocking layer 10 can be doped with other impurities in some embodiments. For instance, blocking layer 10 could be in situ doped with carbon, germanium, xenon, and the like.
Turning now to
As shown in
As was described in detail with reference to the embodiment illustrated in
Dopant-rich layer 8 is selectively or isotropically etched from sidewalls of recesses 6 while remaining on the respective bottoms of recesses 6, resulting in the structure illustrated in
Blocking layer 10 advantageously reduces or prevents the diffusion of phosphorous impurities from source/drain regions 12 (aka epitaxially grown material 12 in first region 14). This helps to prevent or reduce the so-called short channel effects and punch through phenomenon that may result when phosphorous (or other dopant) impurities encroach upon the channel region of the MOS device. On the other hand, blocking layer 10 causes an abrupt junction with the p-well in which it is formed. This results in a high electric field at the junction, which increases leakage current of the resulting MOS device. The abrupt junction likewise increases the base width and hence the amount of base recombination for the resulting BJT device, which lowers the device gain. Additionally, the abrupt junction caused by the (carbon-doped) blocking layer will cause a lower breakdown voltage for the resulting rectifier device, arising from the high electric field at the junction.
The advantageous feature of the blocking layer can be obtained, while reducing or eliminating the undesirable consequences, by employing the dopant-rich layer 8 as described above. This is because the dopant-rich layer 8 by being interposed between blocking layer 10 and the underlying well region, makes for a less abrupt junction. Thus leakage current is reduced for the MOS device, base width is lessened and hence current gain is increased for the BJT device, and breakdown voltage is increased for the rectifier, all by the introduction of dopant-rich layer 8 on the bottoms of recesses 6. At the same time, by removing dopant-rich layer 9 from the sidewalls of recesses 6, blocking layer 10 is able to perform its function of eliminating or reducing the diffusion of dopant atoms into the channel region of the MOS device.
Additionally, because the combination of a non-conformal dopant-rich layer 8 (e.g. formed on bottoms only and not on sidewalls) with a blocking layer 10 provides for a less abrupt junction, the energy level required for forming gradient implant region 5 can be reduced relative to a device that does not employ the above-described structure. By reducing the implant energy for forming gradient implant region 5, less surface damage is induced on the substrate 2 during the implant process.
Another advantageous feature of the described embodiments is that by employing the non-conformal profile of dopant-rich layer 8, it is not necessary to process MOS devices, on the one hand, and BJT and rectifier devices, on the other hand, differently. Hence, it is not necessary to protect, or mask, regions 16 and 18, for instance, when forming blocking layer 10. In this way, an extra mask step can be eliminated when integrating MOS and BJT devices on a single substrate, such as for system on chip (SOC) applications.
Various modifications and alternative will be apparent to one skilled in the art when informed by the present disclosure. For instance, while the illustrated embodiments describe n-type doping, the present disclosure applies to p-type doping as well. Likewise, while in situ doped silicon is described, other semiconductor materials, including III-V materials, and compound materials could likewise be employed. While MOS, BJT, and rectifier devices have been described, the present teaching applies equally other devices and device families as well.
In accordance with some embodiments, a device includes a substrate and a recess in the substrate. The recess has a bottom and sidewalls. The device also includes a first epitaxial layer over the bottom of the recess, and a second epitaxial layer over the first epitaxial layer and over the sidewalls of the recess, the second epitaxial layer having a different lattice constant than the substrate. The device further includes a third epitaxial layer over the second epitaxial layer and filling the recess.
In accordance with other embodiments, a device comprises a gate structure on a substrate, an epitaxial source/drain region in the substrate adjacent to the gate structure, the epitaxial source/drain region having a bottom surface and a side surface, and an epitaxial layer between the bottom surface of the epitaxial source/drain region and the substrate. The device further comprises an epitaxial blocking layer on and conformal to the bottom surface and the side surface of the epitaxial source/drain region. The epitaxial blocking layer is disposed between the epitaxial layer and the bottom surface of the epitaxial source/drain region, and is further disposed between the substrate and the side surface of the epitaxial source/drain region. The epitaxial blocking layer separates the epitaxial layer from the bottom surface of the epitaxial source/drain region and is configured to reduce diffusion of dopants from the epitaxial source/drain region.
In accordance with yet other embodiments, a method of forming a device includes etching a semiconductor substrate to form a recess having a bottom and a sidewall, epitaxially growing a first layer over the bottom and the sidewall of the recess, and removing the first layer from the sidewall of the recess, leaving a remaining portion of the first layer over the bottom of the recess. The method further includes epitaxially growing a second layer over the remaining portion of the first layer and over the sidewall of the recess, wherein a composition of the second layer is different than a composition of the first layer, and epitaxially growing a third layer to fill the recess.
This application is a continuation of U.S. patent application Ser. No. 13/232,738, entitled “Device with Engineered Epitaxial Region and Methods of Making Same,” filed on Sep. 14, 2011, which application is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5162884 | Liou et al. | Nov 1992 | A |
5416736 | Kosa et al. | May 1995 | A |
5439832 | Nakamura | Aug 1995 | A |
8361872 | Cai et al. | Jan 2013 | B2 |
20020167045 | Short | Nov 2002 | A1 |
20050026342 | Fung et al. | Feb 2005 | A1 |
20050184311 | Murthy et al. | Aug 2005 | A1 |
20050184335 | Lee | Aug 2005 | A1 |
20050215018 | Hao et al. | Sep 2005 | A1 |
20060226476 | Suenaga | Oct 2006 | A1 |
20060237746 | Orlowski et al. | Oct 2006 | A1 |
20060249788 | Blanchard | Nov 2006 | A1 |
20080023752 | Chen et al. | Jan 2008 | A1 |
20080157091 | Shin et al. | Jul 2008 | A1 |
20090134470 | Yang | May 2009 | A1 |
20090242995 | Suzuki | Oct 2009 | A1 |
20100163983 | Choi | Jul 2010 | A1 |
20100197092 | Kim et al. | Aug 2010 | A1 |
20100276761 | Tung et al. | Nov 2010 | A1 |
20110006367 | Fuller et al. | Jan 2011 | A1 |
20120056275 | Cai et al. | Mar 2012 | A1 |
20120135575 | Wong et al. | May 2012 | A1 |
20130032814 | Bour et al. | Feb 2013 | A1 |
Entry |
---|
Kim, H.S., et al., “High Performance Device Design through Parasitic Junction Capacitance Reduction and Junction Leakage Current Suppression beyond 0.1 μm Technology,” Jpn. J. Appl. Phys., vol. 42, Part 1, No. 48, Apr. 2003, pp. 2144-2148. |
Number | Date | Country | |
---|---|---|---|
20150364602 A1 | Dec 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13232738 | Sep 2011 | US |
Child | 14833268 | US |