Direct-bonded LED arrays drivers

Information

  • Patent Grant
  • 12166024
  • Patent Number
    12,166,024
  • Date Filed
    Tuesday, June 6, 2023
    a year ago
  • Date Issued
    Tuesday, December 10, 2024
    20 days ago
Abstract
Direct-bonded LED arrays and applications are provided. An example process fabricates a LED structure that includes coplanar electrical contacts for p-type and n-type semiconductors of the LED structure on a flat bonding interface surface of the LED structure. The coplanar electrical contacts of the flat bonding interface surface are direct-bonded to electrical contacts of a driver circuit for the LED structure. In a wafer-level process, micro-LED structures are fabricated on a first wafer, including coplanar electrical contacts for p-type and n-type semiconductors of the LED structures on the flat bonding interface surfaces of the wafer. At least the coplanar electrical contacts of the flat bonding interface are direct-bonded to electrical contacts of CMOS driver circuits on a second wafer. The process provides a transparent and flexible micro-LED array display, with each micro-LED structure having an illumination area approximately the size of a pixel or a smallest controllable element of an image represented on a high-resolution video display.
Description
BACKGROUND

MicroLEDs, also known as micro-LEDs, μLEDs, and “mLEDs” as used herein, are gaining significant attraction as an emerging flat panel display technology. But as of yet, mLED displays have not been mass-produced or commercialized widely. The mLED displays are arrays of microscopic LEDs forming individual pixel elements. Compared to the widespread LCD technology, mLED displays provide greater contrast and faster response times, while using less energy.


Along with organic light-emitting diodes (OLEDs), in which a film of organic compound is stimulated to emit electroluminescence, mLEDs can be used in small low-energy devices such as smart phones and smart watches, where battery power is at a premium.


Both mLEDs and OLEDs require less energy than conventional LCD systems. Unlike OLEDs, however, the mLED technology utilizes conventional III-V inorganic semiconductor materials (GaN, InGaN, etc.) for use as self-emissive LEDs for lighting and display, which can offer higher overall brightness (e.g., 30× over OLEDs) and higher contrast than OLED products, with higher efficiency in lux per watt (lux/W) light output. The mLED technology can also provide a longer working life for the product that is hosting the mLED technology. Versions of this mLED array technology may be ideal for automotive, virtual reality, and augmented reality displays.


SUMMARY

Direct-bonded LED arrays and applications are provided. An example process fabricates a LED structure that includes coplanar electrical contacts for p-type and n-type semiconductors of the LED structure on a flat bonding interface surface of the LED structure. The coplanar electrical contacts of the flat bonding interface surface are direct-bonded to electrical contacts of a driver circuit for the LED structure. In a wafer-level process, micro-LED structures are fabricated on a first wafer, including coplanar electrical contacts for p-type and n-type semiconductors of the LED structures on the flat bonding interface surfaces of the wafer. At least the coplanar electrical contacts of the flat bonding interface are direct-bonded to electrical contacts of CMOS driver circuits on a second wafer. The process provides a transparent and flexible micro-LED array display, with each micro-LED structure having an illumination area approximately the size of a pixel or a smallest controllable element of an image represented on a high-resolution video display.


This summary is not intended to identify key or essential features of the claimed subject matter, nor is it intended to be used as an aid in limiting the scope of the claimed subject matter.





BRIEF DESCRIPTION OF THE DRAWINGS

Certain embodiments of the disclosure will hereafter be described with reference to the accompanying drawings, wherein like reference numerals denote like elements. It should be understood, however, that the accompanying figures illustrate the various implementations described herein and are not meant to limit the scope of various technologies described herein.



FIG. 1 is a diagram of an example conventional nitride light emitting diode (LED).



FIG. 2 is a diagram of an example LED structure suitable for direct-bonding of electrical contacts enabling wafer level, chip array-level, and individual chip-level construction of direct-bonded micro-LED structures.



FIG. 3 is a diagram of the example LED structure of FIG. 2, in a direct-bonding operation with driver circuitry.



FIG. 4 is a diagram of an example process of fabricating the LED structure of FIG. 2.



FIG. 5 is a diagram of a first stage of fabricating an example LED array display.



FIG. 6 is a diagram of a second stage of fabricating the example LED array display.



FIG. 7 is a diagram of a third stage of fabricating the example LED array display.



FIG. 8 is a diagram of a fourth stage of fabricating the example LED array display.



FIG. 9 is a diagram of a fifth stage of fabricating the example LED array display.



FIG. 10 is a diagram of a completed LED array display and optional components.



FIG. 11 is a block diagram of an example process of making a direct-bonded LED structure.





DESCRIPTION

This disclosure describes example direct-bonded light emitting diode (LED) arrays and applications. New processes for forming actively driven mLED (microLED) structures and display cells are described, including example processes of array-bonding III-V compound semiconductor mLEDs to silicon driver chips to form actively driven mLED display cells. Some of these processes may be used to mass-produce mLED array displays.


Example Processes and Structures



FIG. 1 shows an example of a conventional epilayer structure 50 of a light emitting diode (LED) over a sapphire substrate 100, illustrating and comparing some LED components used in example structures and processes described herein. The example conventional LED structure 50 may produce green or blue light, for example. Semiconductor materials are layered on a carrier, such as a sapphire substrate 100. The large mismatches in lattice constants and thermal expansion coefficients between GaN and sapphire 100 would cause high crystalline defect densities in the GaN films, which leads to degradation of device performance; hence a lattice and CTE matched buffer material 101 is deposited on sapphire 100 to grow GaN. Optoelectronic devices like the conventional LED structure 50 utilize semiconductor doping, for example, a small amount of silicon or germanium is added to gallium nitride (GaN) to make the GaN a conductor for electrons (n-type) n-GaN 102, and a small amount of magnesium is added to the gallium nitride (GaN) to make the GaN into a conductor for holes (electron holes) (p-type) p-GaN 104. Between the layer of n-GaN 102 and the layer of p-GaN 104 is sandwiched an ultrathin layer of a light-producing quantum well or multiple quantum well (MQW) material, that has a smaller band gap (and slightly less conductivity) than either the n-GaN 102 and the p-GaN 104, such as indium gallium nitride InGaN, a semiconductor material made of a mix of gallium nitride (GaN) and indium nitride (InN). InGaN is a ternary group III/group V direct band gap semiconductor. The example InGaN/GaN or InGaN MQW layer 106 provides quantum confinement, or discrete energy subbands, in which the carriers can have only discrete energy values, providing better performance in optical devices. Conventional LED structures 50 may have many variations in the number or layers used, and the materials used for each layer. In FIG. 1, the layers, and especially the MQW layer 106, are not shown to relative scale.


The example conventional LED structure 50 is characterized by an n contact 108 and a p contact 110 at different vertical levels on different surfaces of the conventional LED structure 50. The difference in vertical heights between p contact 110 and n contact 108 is conventionally compensated for by wire bond or solder connections. Or, an example conventional structure 50 may have an n contact 108 that is not exposed (not shown).



FIGS. 2-3 show an example LED structure 200 and process overview, for direct-bonding LED components containing III-V semiconductor elements to driver circuitry, for making mLED array displays. The example LED structure 200 provides an ultra-flat bonding interface 202, made flat by chemical-mechanical polishing (CMP) for example, with both n contact 108 and p contact 110 surrounded by an insulator 204, such as a silicon oxide, and exposed on the ultra-flat bonding interface 202 with respective coplanar conductive footprints 206 & 208 on the ultra-flat bonding interface 202.


The n contact 108 and p contact 110 may be made of a metal, or combination of alloyed metals, or laminated metals that enhance direct bonding. Besides metal composition, the ultra-flat bonding interface 202 itself also facilitates direct bonding between the n and p contacts 108 & 110 and respective conductive surfaces being bonded to. The ultra-flat bonding interface 202 fabricated by damascene methods, for example, is also ultra-clean, and flat within a few tens of nanometers, such as less than ¼ the wavelength of an illumination source of monochromatic green light at the 546.1 nm or helium-neon red laser light at 632.8 nm. In some embodiments the roughness of the flat polished surface 202 is less than 5% of the wavelength of an illumination source and preferably less than 10 nm.



FIG. 3 shows an example direct-bonding process 300 between the example LED structure 200 of FIG. 2, and a driver circuit 302 on a chip 304, to form LED circuitry, such as thin-film transistor (TFT) drivers. The example direct-bonding process 300 can be performed at the level of individual chips, or at a chip array level, or at wafer level. For subsequent lift-off and thinning, wafer level direct-bonding may be the best approach.


In an implementation, the mLED ultra-flat bonding interface 202 can be bonded to the respective ultra-flat bonding interface 306 of a silicon-based driver integrated circuit (IC) 304, for example. The ultra-flat bonding interface 306 may have a contacting surface that is topped with a flat silicon oxide layer and copper (Cu) pads to facilitate direct-bonding, for example direct-bonding via a ZiBond® brand process or a DBI® brand process, to form LED circuitry (Xperi Corporation, San Jose, CA). In an implementation, the sapphire substrate 100 may then be laser-lifted off. If desirable, both top and bottom sides can be thinned further to make the entire stack flexible.



FIG. 4 shows stages of example structure fabrication, illustrating an example process flow for making an LED structure 200 suitable for direct-bonding with a silicon driver ICs 304, for example.


In a first stage 400 of the example process flow, an example wafer, such as a sapphire substrate 100, is built up with beginning epitaxial layers of n-GaN 102, InGaN MQW 106, and p-GaN 104.


In a second stage 402 of the example process flow, the top epitaxial layers are patterned and etched to expose the n-GaN layer 102 at specific locations 404. Although the single exposed location 404 is shown at the edge at the die, there may be more than one location. For example, one or more through-vias may expose the n-GaN layer 102. The patterning resist can be left on.


In a third stage 406 of the example process flow, an insulator or dielectric, such as a silicon oxide layer 204 is deposited to cover both the exposed p-GaN 104 and the exposed n-GaN 102, at least at the location of the contacting pads.


In a fourth stage 408 of the example process flow, the silicon oxide layer 204 is patterned and etched over the p-GaN 104 and n-GaN 102 layers to make cavities 410 through the silicon oxide 204 for conductive metals to become the electrodes of the LED structure 200. In an implementation, the total thickness of the p-GaN 104 layer and the MQW 106 layer is approximately 2 μm, making the structure at this stage suitable for one-step etching and metallization (MQW layer 106 not shown to scale). One or more of such cavities 410 can be formed to form one or more electrodes contacting the n-GaN 102 layer and the p-GaN 104 layer.


In an alternative implementation, the example process deposits a flat silicon oxide layer 204 as in the third stage 406 above, then bonds this oxide surface directly with the driving chip(s) 304 using a ZiBond® brand direct-bonding process, or other direct bonding technique. Then, through-silicon-vias (TSVs) are drilled to create the electrical connectivity from the n contact 108 and the p contact 110 to the driver chip 304.


In a fifth stage 412 of the example process flow, the cavities 410 can be metalized with a conductive material 414. In an implementation, barrier and seed layer coatings 416 may be applied and formed, then cavities filled with the conductor 414, followed by annealing, and chemical-mechanical planarization (CMP). In an implementation, a low melting temperature metal, such as indium, may be coated in the cavities.


In a sixth stage 418 of the example process, a top surface of the example LED structure 200 is plasma-activated 420 for the direct-bonding operation. Plasma-activation 420 may be optional for some types of direct-bonding techniques, while in others, the plasma-activation step 420 enhances the bond strength between two metal surfaces, for example, during contact bonding. Plasma-activation 420 may also be applied to the opposing surfaces to be bonded on the driver chip(s) 304.


In various implementations, the example process flow depicted in FIG. 4 may include picking and transferring many small LED chips with high throughput, and direct-bonding at very fine pitch, for example at a pitch of less than 1 mm (even smaller pitch for making micro-projectors), and at a 0.05 mm spacing, and in various implementations all the way down to a 12 um pitch with 6 um bump. The pixel array optics achieve high parallelity of the LED dies 200 to the Si dies 304. Post-processing, such as thinning and laser lift-offs, can be accomplished because the direct-bonding applied results in the flat topography and strong bonding interfaces achieved.



FIGS. 5-9 show an example process for creating a thin, transparent, and flexible mLED array display 500, in which a wafer 502 with the LED structures 200 made by the process of FIG. 4 are now bonded to (for example) a CMOS driver chip wafer 504 to make the transparent and flexible array display 500.


In FIG. 5, in an implementation, after the flat and activated surface on the LED device wafer 502 is formed, the CMOS wafer 504 is planarized with CMP or other means of obtaining an ultra-flat surface, and plasma-activated 420.


In FIG. 6, the two wafers 502 & 504 are bonded. For example, the first wafer 502 with the LED structures 200 and with coplanar bonding surfaces of the n contacts 108 and p contacts 110, and the second wafer 504 with CMOS driver chips 304, are brought together for direct-bonding between metallic conductors and in an implementation, between nonmetallic dielectric surfaces 602 also. Exposed silicon oxide of the first wafer 502 in contact with exposed silicon oxide of the second wafer 504 bonds first through oxide bonding, as with a ZiBond® brand direct-bonding process. The metal contact pads of the respective wafers 502 & 504 form a metal-to-metal bond during higher-than-room-temperature annealing, as with a DBI® brand direct-bonding process. The bonding interface 604 may be annealed at approximately 100-200° C. to form a strong direct bond interface, such as the ZiBond® or DBI® brand direct-bond interface.


An optical reflective coating, such as distributed Bragg reflector (DBR) 606 (not shown to relative scale), can be deposited to increase light output of the package by choosing different types and thickness of the dielectric layers on top of wafer 502 at the interface (606) between the first wafer 502 and the second wafer 504. Alternatively, the DBR 606 could also be formed on top of the second wafer 504 prior to bonding. In this orientation of a DBR 606, light can escape from the sapphire side of the device. If DBRs 606 are formed on the first wafer 502, then the thin dielectrics need to be deposited at the end of the second stage 402 or the third stage 406 of the process shown in FIG. 4. The DBR 606 is a structure formed from multiple layers of alternating materials with varying refractive index, or by periodic variation of some characteristic, for example, thickness of the dielectrics, resulting in periodic variation in the effective refractive index. These thin layers of dielectric coatings may be the combination of silicon oxide, magnesium fluoride, tantalum pentoxide, zinc sulfide, and titanium dioxide, for example. A silicon oxide SiOx layer on a top surface of the compound wafer 502 can also serve as the last of the coatings which is then bonded directly with direct bonding techniques, such as a ZiBond® or a DBI® process, to wafer 504.


In another embodiment, DBR may be formed at between sapphire and n-GaN. In this orientation, the light will be reflected towards CMOS wafer 504. However, less amount of light will escape as CMOS chip would be obstructing the escape route.


In FIG. 7, the thin-film transistor (TFT) backplane can be thinned 702, which can be facilitated by a ZiBond® brand direct-bonding process. Then the non-transistor parts 704 of the thinned backplane can also be etched away. In this embodiment, the location of one or more n-contacts 108 and p-contacts 110 can be designed such that they may be exposed from the backside after etching of the backplane; and hence can be contacted for power delivery from the back side.


In FIG. 8, the thinned and etched transistor surface may be coated with a polyimide (PI) layer 802 or any other dielectric material for protection.


In FIG. 9, a laser-lift-off of the sapphire substrate layer 100 may be performed, and this exposed side of the wafer 502 then coated with a flexible organic substrate 902.


In another embodiment, the process to etch and backfill by the transistor backplane by PI may be skipped before a laser-lift-off of the sapphire substrate layer 100. In this embodiment, one or more through-electrodes may be needed in the backplane for power delivery to the electrodes.



FIG. 10 shows operational access available on all sides of example transparent and flexible mLED array displays 500 created with direct-bonding. This versatility is due at least in part to the strong bonds possible with direct bonding, such as DBI® and ZiBond® brand bonding processes, which result in a final structure able to tolerate further processing on multiple sides of the structure 500. For example, besides lifting off the transparent (e.g., sapphire) substrate 100 to make a flexible display 500 bonded to a flexible organic substrate 902, post grinding may be applied and further lift-off performed to make the display thinner, more transparent, and more flexible.


The backside of the mLED array display 500 may be added onto with backside build-up layers 1002 for further 3D integration to attach to memory, printed circuit boards (PCBs), tactile and other sensors, and so forth.


One or more optical waveguides 1004 may be integrated on top of the transparent substrate 902 to transmit optical signals from the LED elements, and also lines for electrical signals may be added. In an implementation, the one or more optical waveguides 1004 are attached to the example LED array display 500 by a direct-bonding technique.


On the sides of the example mLED array display 500, an edge emitting configuration 1006 may be added, and/or optical waveguides on the sides, similar to the one or more optical waveguides 1004 on top. In this embodiment, reflectors may be needed on both sides of the LED devices 200, at layer 902, as well as at the direct-bond (e g, ZiBond®) interface 604/606.


The structure of the example mLED array display 500 enables multi-junction stacking of compound semiconductors, for solar cells and solar panels, for example.


The sides of the example mLED array display 500 can also accommodate cooling structures 1008.


After removing sapphire layer 100, as in FIG. 8, the surface may be roughened and indium tin oxide (ITO) added to improve the electrical conductivity of the LEDs.


The example steps just described and illustrated above provide direct-bonded light emitting diode (LED) arrays 500, for example arrays of mLEDs, wherein group III-V semiconductor elements are direct-bonded to LED driver circuitry, in wafer-level processes, for example. The arrays 500, made through a direct-bonding process, may be flexible, and possess an optically transparent surface.


In general, the example compound semiconductor-based LED array devices 500 are made with a flat surface composed of coplanar metal regions and dielectric regions. The coplanar metal regions are electrically connected to the active regions of the compound semiconductors of each LED element.


The above compound semiconductor-based LED array structures 500 may include bonds to a CMOS based device connected in a direct-bonding manner. The metal regions and the dielectric regions of the compound semiconductor-based LED array device 500 may be bonded directly to the respective metal regions and dielectric regions of the CMOS based device. Although described with respect to a wafer level process, the example process of FIGS. 5-9 can be used not only for wafer-to-wafer (W2 W) processes, but also die-to-die (D2D), or one or multiple dies-to-wafer (D2 W) processes.


The resulting example LED array structures 500 may also have other characteristics and features:


The resulting LED array structures 500 may have an absence of substrate where the group III-V-based semiconductor light-emitting devices are grown. Further, a surface of the microstructure of the group III-V semiconductor-based light-emitting devices can be advantageously roughened for improved light extraction.


The electrode shape for electrically connecting to the n-GaN 102 and p-GaN 104 active regions via a direct-bonding process, such as a DBI® brand direct-bonding process, can be specially designed, such as frame-traced dot arrays for the electrode or contact 108 of the n-GaN 102 region, and a dot array in a circular or square area for the electrode or contact 110 of the p-GaN 104 region.


EXAMPLE PROCESSES


FIG. 11 shows an example method 1100 of making a direct-bonded LED structure. In the flow diagram, operations of the example method 1100 are shown in individual blocks.


At block 1102, a LED structure is fabricated with electrical contacts to p-type and n-type semiconductor elements coplanar on a first surface comprising a flat bonding interface of the LED structure.


At block 1104, the first surface is direct-bonded to a second surface comprising a flat bonding interface of a driver circuit for the LED structure.


The direct-bonding operation used in the example method 1100, such as a ZiBond® or a DBI® brand direct-bonding process, may be applied in a wafer level, single chip-level, or a chip array-level process.


In the specification and appended claims: the terms “connect,” “connection,” “connected,” “in connection with,” and “connecting,” are used to mean “in direct connection with” or “in connection with via one or more elements.” The terms “couple,” “coupling,” “coupled,” “coupled together,” and “coupled with,” are used to mean “directly coupled together” or “coupled together via one or more elements.”


While the present disclosure has been disclosed with respect to a limited number of embodiments, those skilled in the art, having the benefit of this disclosure, will appreciate numerous modifications and variations possible given the description. It is intended that the appended claims cover such modifications and variations as fall within the true spirit and scope of the disclosure.

Claims
  • 1. A bonded apparatus comprising: a light emitting diode (LED) array comprising a plurality of LED elements, wherein the LED array is configured to emit light from a first side of the LED array;one or more first optical elements integrated over the first side of the LED array, wherein the one or more first optical elements are configured to transmit light from the plurality of LED elements; anda driver circuit direct bonded to a second side of the LED array, wherein the second side of the LED array is opposite to the first side of the LED array, wherein a dielectric region of the LED array is directly bonded to a dielectric region of the driver circuit and metal regions of the LED array are directly bonded to metal regions of the driver circuit.
  • 2. The apparatus of claim 1, wherein the one or more first optical elements comprise a waveguide.
  • 3. The apparatus of claim 1, wherein the one or more first optical elements comprise a diffractive optical element.
  • 4. The apparatus of claim 1, wherein the one or more first optical elements comprise a beam splitter.
  • 5. The apparatus of claim 1, wherein the one or more first optical elements comprise at least one of a beam steering element or a beam shaping element.
  • 6. The apparatus of claim 1, further comprising a transparent substrate direct bonded to the first side of the LED array and positioned between the LED array and the one or more first optical elements.
  • 7. The apparatus of claim 1, further comprising one or more second optical elements integrated on one or more sides of the LED array and the driver circuit, wherein the one or more sides are orthogonal to both the first side of the LED array and the second side of the LED array.
  • 8. The apparatus of claim 7, wherein the one or more second optical elements comprise a waveguide.
  • 9. The apparatus of claim 7, wherein the one or more second optical elements comprise a diffractive optical element.
  • 10. The apparatus of claim 7, wherein the one or more second optical elements comprise a beam splitter.
  • 11. The apparatus of claim 7, wherein the one or more second optical elements comprise at least one of a beam steering element or a beam shaping element.
  • 12. The apparatus of claim 1, further comprising a first cooling structure on a third side of the LED array and the driver circuit and a second cooling structure on a fourth side of the LED array and the driver circuit, wherein the third side of the LED array and the fourth side of the LED array are orthogonal to both the first side of the LED array and the second side of the LED array.
  • 13. A bonded apparatus comprising: a light emitting diode (LED) array comprising a plurality of LED elements configured to emit light from a first side of the LED array, the LED array including a plurality of first contacts and a plurality of second contacts, wherein the first and second contacts are coplanar; anda driver circuit having a first side direct bonded to the LED array on a second side of the LED array, wherein the second side of the LED array is opposite the first side of the LED array, wherein a dielectric region of the LED array is directly bonded to a dielectric region of the driver circuit, the driver circuit including third and fourth contacts directly bonded to the first and second contacts of the LED array such the driver circuit includes at least one contact at a bond interface for each LED element of the LED array.
  • 14. The apparatus of claim 13, wherein the driver circuit comprises a CMOS based device direct bonded to the LED array.
  • 15. The apparatus of claim 13, further comprising one or more optical elements integrated over the first side of the LED array.
  • 16. The apparatus of claim 15, wherein the one or more optical elements comprise one or more of a waveguide, a diffractive optical element, a beam splitter, a beam steering element, and a beam shaping element.
  • 17. The apparatus of claim 15, further comprising one or more second optical elements integrated on one or more sides of the LED array and the driver circuit, wherein the one or more sides of the LED array are orthogonal to both the first side of the LED array and the second side of the LED array.
  • 18. The apparatus of claim 13, further comprising a transparent substrate over the first side of the LED array.
  • 19. The apparatus of claim 13, further comprising a first cooling structure on a third side of the LED array and the driver circuit and a second cooling structure on a fourth side of the LED array and the driver circuit, wherein the third side of the LED array and the fourth side of the LED array are orthogonal to both the first side of the LED array and the second side of the LED array.
RELATED APPLICATIONS

This application is a continuation of and claims priority to U.S. patent application Ser. No. 17/327,169, which is a continuation of U.S. patent application Ser. No. 16/840,245, filed Apr. 3, 2020, now U.S. Pat. No. 11,329,034, issued May 10, 2022, which is a continuation of and claims priority to U.S. patent application Ser. No. 15/919,570, filed Mar. 13, 2018, now U.S. Pat. No. 10,629,577, issued Apr. 21, 2020, which claims priority to U.S. Provisional Patent Application No. 62/472,363, entitled “Direct Bonded LED Arrays and Applications,” filed Mar. 16, 2017, which are incorporated herein by reference in their entirety. Any and all applications for which a foreign or domestic priority claim is identified above or in the Application Data Sheet as filed with the present application are hereby incorporated by reference under 37 CFR 1.57.

US Referenced Citations (448)
Number Name Date Kind
4998665 Hayashi Mar 1991 A
5015052 Ridgway et al. May 1991 A
5087585 Hayashi Feb 1992 A
5225797 Schary et al. Jul 1993 A
5322593 Hasegawa et al. Jun 1994 A
5363464 Way et al. Nov 1994 A
5408053 Young Apr 1995 A
5471090 Deutsch et al. Nov 1995 A
5753536 Sugiyama et al. May 1998 A
5771555 Eda et al. Jun 1998 A
5785874 Eda Jul 1998 A
5818631 Askinazi et al. Oct 1998 A
5985739 Plettner et al. Nov 1999 A
5998808 Matsushita Dec 1999 A
6008126 Leedy Dec 1999 A
6080640 Gardner et al. Jun 2000 A
6084714 Ushiyama et al. Jul 2000 A
6108472 Rickman et al. Aug 2000 A
6115264 Nosaka Sep 2000 A
6242324 Kub et al. Jun 2001 B1
6265775 Seyyedy Jul 2001 B1
6300161 Goetz et al. Oct 2001 B1
6374770 Lee Apr 2002 B1
6404550 Yajima Jun 2002 B1
6418029 McKee et al. Jul 2002 B1
6423640 Lee et al. Jul 2002 B1
6429532 Han et al. Aug 2002 B1
6442321 Berini Aug 2002 B1
6465892 Suga Oct 2002 B1
6614960 Berini Sep 2003 B2
6638808 Ochi Oct 2003 B1
6713871 Searls et al. Mar 2004 B2
6759692 Ochi Jul 2004 B1
6762796 Nakajoh et al. Jul 2004 B1
6782179 Bozhevolnyi et al. Aug 2004 B2
6801691 Berini Oct 2004 B2
6868258 Hayata et al. Mar 2005 B2
6887769 Kellar et al. May 2005 B2
6908027 Tolchinsky et al. Jun 2005 B2
6908832 Farrens et al. Jun 2005 B2
6936854 Iwasaki et al. Aug 2005 B2
6962835 Tong et al. Nov 2005 B2
7010183 Estes et al. Mar 2006 B2
7045453 Canaperi et al. May 2006 B2
7078811 Suga Jul 2006 B2
7105980 Abbott et al. Sep 2006 B2
7126212 Enquist et al. Oct 2006 B2
7193423 Dalton et al. Mar 2007 B1
7339798 Chakravorty Mar 2008 B2
7354798 Pogge et al. Apr 2008 B2
7355836 Radhakrishnan et al. Apr 2008 B2
7614771 McKechnie et al. Nov 2009 B2
7626216 McKinzie, III Dec 2009 B2
7705691 Lu et al. Apr 2010 B2
7736945 Schiaffino et al. Jun 2010 B2
7741724 Morikawa et al. Jun 2010 B2
7746663 Hashimoto Jun 2010 B2
7750488 Patti et al. Jul 2010 B2
7791429 Chen et al. Sep 2010 B2
7803693 Trezza Sep 2010 B2
8009763 Risk et al. Aug 2011 B2
8130821 Hopkins et al. Mar 2012 B2
8153505 Tong et al. Apr 2012 B2
8183127 Patti et al. May 2012 B2
8211722 Lu Jul 2012 B2
8241961 Kim et al. Aug 2012 B2
8300312 Kobayashi et al. Oct 2012 B2
8314007 Vaufredaz Nov 2012 B2
8349635 Gan et al. Jan 2013 B1
8357931 Schieck et al. Jan 2013 B2
8377798 Peng et al. Feb 2013 B2
8436457 Crisp et al. May 2013 B2
8441111 Crisp et al. May 2013 B2
8441131 Ryan May 2013 B2
8476146 Chen et al. Jul 2013 B2
8476165 Trickett et al. Jul 2013 B2
8482132 Yang et al. Jul 2013 B2
8483253 Budd et al. Jul 2013 B2
8501537 Sadaka et al. Aug 2013 B2
8524533 Tong et al. Sep 2013 B2
8558636 Shin et al. Oct 2013 B2
8620164 Heck et al. Dec 2013 B2
8647987 Yang et al. Feb 2014 B2
8697493 Sadaka Apr 2014 B2
8698323 Mohammed et al. Apr 2014 B2
8716105 Sadaka et al. May 2014 B2
8802538 Liu Aug 2014 B1
8809123 Liu et al. Aug 2014 B2
8841002 Tong Sep 2014 B2
8865489 Rogers et al. Oct 2014 B2
8916448 Cheng et al. Dec 2014 B2
8929077 Gouramanis Jan 2015 B2
8988299 Kam et al. Mar 2015 B2
9093350 Endo et al. Jul 2015 B2
9142517 Liu Sep 2015 B2
9171756 Enquist et al. Oct 2015 B2
9179584 La Porta et al. Nov 2015 B2
9184125 Enquist et al. Nov 2015 B2
9224704 Landru Dec 2015 B2
9230941 Chen et al. Jan 2016 B2
9257399 Kuang et al. Feb 2016 B2
9263186 Li et al. Feb 2016 B2
9299736 Chen et al. Mar 2016 B2
9312229 Chen et al. Apr 2016 B2
9331149 Tong et al. May 2016 B2
9337235 Chen et al. May 2016 B2
9368866 Yu Jun 2016 B2
9385024 Tong et al. Jul 2016 B2
9391143 Tong et al. Jul 2016 B2
9394161 Cheng et al. Jul 2016 B2
9431368 Enquist et al. Aug 2016 B2
9434145 Erdogan et al. Sep 2016 B2
9437572 Chen et al. Sep 2016 B2
9443796 Chou et al. Sep 2016 B2
9461007 Chun et al. Oct 2016 B2
9496202 Hashimoto Nov 2016 B2
9496239 Edelstein et al. Nov 2016 B1
9536848 England et al. Jan 2017 B2
9537199 Dang et al. Jan 2017 B2
9559081 Lai et al. Jan 2017 B1
9620481 Edelstein et al. Apr 2017 B2
9625713 Helie et al. Apr 2017 B2
9656852 Cheng et al. May 2017 B2
9671572 Decker et al. Jun 2017 B2
9711694 Robin et al. Jul 2017 B2
9723716 Meinhold Aug 2017 B2
9728521 Tsai et al. Aug 2017 B2
9741620 Uzoh et al. Aug 2017 B2
9744754 Wakamatsu et al. Aug 2017 B2
9799587 Fujii et al. Oct 2017 B2
9847458 Lee et al. Dec 2017 B2
9852988 Enquist et al. Dec 2017 B2
9881882 Hsu et al. Jan 2018 B2
9893004 Yazdani Feb 2018 B2
9899442 Katkar Feb 2018 B2
9929050 Lin Mar 2018 B2
9935088 Budd et al. Apr 2018 B2
9941241 Edelstein et al. Apr 2018 B2
9941243 Kim et al. Apr 2018 B2
9953941 Enquist Apr 2018 B2
9960142 Chen et al. May 2018 B2
9960152 Bono et al. May 2018 B2
10002844 Wang et al. Jun 2018 B1
10026605 Doub et al. Jul 2018 B2
10075657 Fahim et al. Sep 2018 B2
10204893 Uzoh et al. Feb 2019 B2
10269756 Uzoh Apr 2019 B2
10276619 Kao et al. Apr 2019 B2
10276909 Huang et al. Apr 2019 B2
10418277 Cheng et al. Sep 2019 B2
10446487 Huang et al. Oct 2019 B2
10446532 Uzoh et al. Oct 2019 B2
10475778 Pfeuffer et al. Nov 2019 B2
10508030 Katkar et al. Dec 2019 B2
10522499 Enquist et al. Dec 2019 B2
10571699 Parsons et al. Feb 2020 B1
10707087 Uzoh et al. Jul 2020 B2
10784191 Huang et al. Sep 2020 B2
10790262 Uzoh et al. Sep 2020 B2
10840135 Uzoh Nov 2020 B2
10840205 Fountain, Jr. et al. Nov 2020 B2
10854578 Morein Dec 2020 B2
10879212 Uzoh et al. Dec 2020 B2
10886177 DeLaCruz et al. Jan 2021 B2
10892246 Uzoh Jan 2021 B2
10923408 Huang et al. Feb 2021 B2
10923413 DeLaCruz Feb 2021 B2
10950547 Mohammed et al. Mar 2021 B2
10964664 Mandalapu et al. Mar 2021 B2
10985133 Uzoh Apr 2021 B2
10991804 DeLaCruz et al. Apr 2021 B2
10998292 Lee et al. May 2021 B2
11004757 Katkar et al. May 2021 B2
11011494 Gao et al. May 2021 B2
11011503 Wang et al. May 2021 B2
11031285 Katkar et al. Jun 2021 B2
11056348 Theil Jul 2021 B2
11088099 Katkar et al. Aug 2021 B2
11127738 DeLaCruz et al. Sep 2021 B2
11158606 Gao et al. Oct 2021 B2
11171117 Gao et al. Nov 2021 B2
11176450 Teig et al. Nov 2021 B2
11256004 Haba et al. Feb 2022 B2
11264357 DeLaCruz et al. Mar 2022 B1
11276676 Enquist et al. Mar 2022 B2
11296044 Gao et al. Apr 2022 B2
11329034 Tao et al. May 2022 B2
11348898 DeLaCruz et al. May 2022 B2
11355443 Huang et al. Jun 2022 B2
11715730 Tao et al. Aug 2023 B2
11762200 Katkar et al. Sep 2023 B2
11860415 Huang et al. Jan 2024 B2
20020000328 Motomura et al. Jan 2002 A1
20020003307 Suga Jan 2002 A1
20020025101 Kaatz Feb 2002 A1
20020131715 Brady Sep 2002 A1
20030081906 Filhaber et al. May 2003 A1
20030168716 Lee et al. Sep 2003 A1
20040071424 Hiraka et al. Apr 2004 A1
20040084414 Sakai et al. May 2004 A1
20040149991 Won Aug 2004 A1
20040155692 Ochi Aug 2004 A1
20040157407 Tong et al. Aug 2004 A1
20040207043 Matsunaga et al. Oct 2004 A1
20040226910 Chatterjee et al. Nov 2004 A1
20050063134 Kim et al. Mar 2005 A1
20050063437 Horng et al. Mar 2005 A1
20050135041 Kang et al. Jun 2005 A1
20050190808 Yonekura et al. Sep 2005 A1
20050226299 Horng et al. Oct 2005 A1
20050231303 Chang et al. Oct 2005 A1
20060012966 Chakravorty Jan 2006 A1
20060017144 Uematsu et al. Jan 2006 A1
20060057945 Hsu et al. Mar 2006 A1
20060145778 Pleva et al. Jul 2006 A1
20070045814 Yamamoto et al. Mar 2007 A1
20070085165 Oh et al. Apr 2007 A1
20070096130 Schiaffino et al. May 2007 A1
20070096294 Ikeda et al. May 2007 A1
20070111386 Kim et al. May 2007 A1
20070147014 Chang et al. Jun 2007 A1
20070222048 Huang Sep 2007 A1
20070295456 Gudeman et al. Dec 2007 A1
20080124835 Chen et al. May 2008 A1
20080150821 Koch et al. Jun 2008 A1
20090009103 McKechnie et al. Jan 2009 A1
20090052827 Durfee et al. Feb 2009 A1
20090165854 Yamazaki et al. Jul 2009 A1
20090206962 Chou et al. Aug 2009 A1
20090242252 Tanaka Oct 2009 A1
20100317132 Rogers et al. Dec 2010 A1
20110018657 Cheng et al. Jan 2011 A1
20110024918 Brunnbauer et al. Feb 2011 A1
20110059275 Stark Mar 2011 A1
20110113828 Matsumoto May 2011 A1
20110115579 Rofougaran May 2011 A1
20110165707 Lott et al. Jul 2011 A1
20110290552 Palmateer et al. Dec 2011 A1
20110294242 Lu Dec 2011 A1
20120013013 Sadaka et al. Jan 2012 A1
20120013499 Hayata Jan 2012 A1
20120100318 Danzl et al. Apr 2012 A1
20120147516 Kim et al. Jun 2012 A1
20120168217 Hsu et al. Jul 2012 A1
20120189317 Heck et al. Jul 2012 A1
20120212384 Kam et al. Aug 2012 A1
20130009183 Han Jan 2013 A1
20130009325 Mori et al. Jan 2013 A1
20130020666 Smith Jan 2013 A1
20130063863 Timler et al. Mar 2013 A1
20130072011 Zhang et al. Mar 2013 A1
20130083583 Crisp et al. Apr 2013 A1
20130105943 Lai et al. May 2013 A1
20130122617 Lott et al. May 2013 A1
20130170145 Gouramanis Jul 2013 A1
20130207234 Ikeda et al. Aug 2013 A1
20130250430 Robbins et al. Sep 2013 A1
20130265733 Herbsommer et al. Oct 2013 A1
20130286544 Azais Oct 2013 A1
20140001568 Wang et al. Jan 2014 A1
20140048908 Chen et al. Feb 2014 A1
20140071519 Chen et al. Mar 2014 A1
20140116761 Lee et al. May 2014 A1
20140145338 Fujii et al. May 2014 A1
20140175629 Sun et al. Jun 2014 A1
20140175655 Chen et al. Jun 2014 A1
20140177189 Liu et al. Jun 2014 A1
20140184351 Bae et al. Jul 2014 A1
20140225795 Yu Aug 2014 A1
20140252635 Tran et al. Sep 2014 A1
20140264751 Chen et al. Sep 2014 A1
20140264948 Chou et al. Sep 2014 A1
20140294342 Offriein et al. Oct 2014 A1
20140370658 Tong et al. Dec 2014 A1
20140377946 Cha et al. Dec 2014 A1
20150021626 Nakamura et al. Jan 2015 A1
20150064498 Tong Mar 2015 A1
20150097298 Chen et al. Apr 2015 A1
20150179539 Tamai Jun 2015 A1
20150194379 Chen et al. Jul 2015 A1
20150206902 Cheng et al. Jul 2015 A1
20150221571 Chaparala et al. Aug 2015 A1
20150235952 Pan et al. Aug 2015 A1
20150270209 Woychik et al. Sep 2015 A1
20150318618 Chen et al. Nov 2015 A1
20150328875 Hattori et al. Nov 2015 A1
20160027765 von Malm et al. Jan 2016 A1
20160070078 Budd et al. Mar 2016 A1
20160077294 Jou et al. Mar 2016 A1
20160111404 Sanders et al. Apr 2016 A1
20160141469 Robin et al. May 2016 A1
20160155677 Bonart et al. Jun 2016 A1
20160181477 Lee et al. Jun 2016 A1
20160197630 Kawasaki Jul 2016 A1
20160233195 Nagai Aug 2016 A1
20160254345 Singh et al. Sep 2016 A1
20160291265 Kinghorn et al. Oct 2016 A1
20160309578 Park Oct 2016 A1
20160343682 Kawasaki Nov 2016 A1
20160372449 Rusu et al. Dec 2016 A1
20170019086 Dueweke Jan 2017 A1
20170047312 Budd et al. Feb 2017 A1
20170062409 Basker et al. Mar 2017 A1
20170069609 Zhang Mar 2017 A1
20170148777 Bono et al. May 2017 A1
20170179029 Enquist et al. Jun 2017 A1
20170186670 Budd et al. Jun 2017 A1
20170186730 Shen et al. Jun 2017 A1
20170194271 Hsu et al. Jul 2017 A1
20170207600 Klamkin et al. Jul 2017 A1
20170213502 Henry et al. Jul 2017 A1
20170315299 Mathai et al. Nov 2017 A1
20170330858 Lee et al. Nov 2017 A1
20170331050 Yagi et al. Nov 2017 A1
20170338214 Uzoh et al. Nov 2017 A1
20170343498 Kalnitsky et al. Nov 2017 A1
20180074322 Rousseau Mar 2018 A1
20180120568 Miller et al. May 2018 A1
20180156965 El-Ghoroury et al. Jun 2018 A1
20180175012 Wu et al. Jun 2018 A1
20180182639 Uzoh et al. Jun 2018 A1
20180182666 Uzoh et al. Jun 2018 A1
20180190580 Haba et al. Jul 2018 A1
20180190583 DeLaCruz et al. Jul 2018 A1
20180191047 Huang et al. Jul 2018 A1
20180219038 Gambino et al. Aug 2018 A1
20180261645 Na et al. Sep 2018 A1
20180277523 Ahmed et al. Sep 2018 A1
20180286805 Huang et al. Oct 2018 A1
20180323177 Yu et al. Nov 2018 A1
20180323227 Zhang et al. Nov 2018 A1
20180331000 DeLaCruz et al. Nov 2018 A1
20180331066 Uzoh et al. Nov 2018 A1
20180358332 Kim Dec 2018 A1
20190018245 Cheng et al. Jan 2019 A1
20190088633 Tao et al. Mar 2019 A1
20190096741 Uzoh et al. Mar 2019 A1
20190115277 Yu et al. Apr 2019 A1
20190131277 Yang et al. May 2019 A1
20190198409 Katkar et al. Jun 2019 A1
20190227320 Bonar et al. Jul 2019 A1
20190265411 Huang et al. Aug 2019 A1
20190287949 Chong et al. Sep 2019 A1
20190309936 Kondo et al. Oct 2019 A1
20190333550 Fisch Oct 2019 A1
20190385935 Gao et al. Dec 2019 A1
20190385966 Gao et al. Dec 2019 A1
20200013637 Haba Jan 2020 A1
20200013765 Fountain, Jr. et al. Jan 2020 A1
20200035641 Fountain, Jr. et al. Jan 2020 A1
20200043817 Shen et al. Feb 2020 A1
20200075553 DeLaCruz et al. Mar 2020 A1
20200118973 Wang et al. Apr 2020 A1
20200126906 Uzoh et al. Apr 2020 A1
20200194396 Uzoh Jun 2020 A1
20200194614 Pares Jun 2020 A1
20200194635 Yuasa et al. Jun 2020 A1
20200227367 Haba et al. Jul 2020 A1
20200235085 Tao et al. Jul 2020 A1
20200243380 Uzoh et al. Jul 2020 A1
20200279821 Haba et al. Sep 2020 A1
20200294908 Haba et al. Sep 2020 A1
20200321307 Uzoh Oct 2020 A1
20200328162 Haba et al. Oct 2020 A1
20200328164 DeLaCruz et al. Oct 2020 A1
20200328165 DeLaCruz et al. Oct 2020 A1
20200335408 Gao et al. Oct 2020 A1
20200365575 Uzoh et al. Nov 2020 A1
20200371154 DeLaCruz et al. Nov 2020 A1
20200395321 Katkar et al. Dec 2020 A1
20200411483 Uzoh et al. Dec 2020 A1
20200411587 Pezeshki et al. Dec 2020 A1
20210098412 Haba et al. Apr 2021 A1
20210118864 DeLaCruz et al. Apr 2021 A1
20210143125 DeLaCruz et al. May 2021 A1
20210181510 Katkar et al. Jun 2021 A1
20210193603 Katkar et al. Jun 2021 A1
20210193624 DeLaCruz et al. Jun 2021 A1
20210193625 DeLaCruz et al. Jun 2021 A1
20210242152 Fountain, Jr. et al. Aug 2021 A1
20210265331 Wang et al. Aug 2021 A1
20210288037 Tao et al. Sep 2021 A1
20210296282 Gao et al. Sep 2021 A1
20210305202 Uzoh et al. Sep 2021 A1
20210366820 Uzoh Nov 2021 A1
20210407941 Haba Dec 2021 A1
20220043209 Huang et al. Feb 2022 A1
20220077063 Haba Mar 2022 A1
20220077087 Haba Mar 2022 A1
20220139867 Uzoh May 2022 A1
20220139869 Gao et al. May 2022 A1
20220155490 Haba et al. May 2022 A1
20220208650 Gao et al. Jun 2022 A1
20220208702 Uzoh Jun 2022 A1
20220208723 Katkar et al. Jun 2022 A1
20220246497 Fountain, Jr. et al. Aug 2022 A1
20220285303 Mirkarimi et al. Sep 2022 A1
20220319901 Suwito et al. Oct 2022 A1
20220320035 Uzoh et al. Oct 2022 A1
20220320036 Gao et al. Oct 2022 A1
20230005850 Fountain, Jr. Jan 2023 A1
20230019869 Mirkarimi et al. Jan 2023 A1
20230036441 Haba et al. Feb 2023 A1
20230067677 Lee et al. Mar 2023 A1
20230069183 Haba Mar 2023 A1
20230100032 Haba et al. Mar 2023 A1
20230115122 Uzoh et al. Apr 2023 A1
20230122531 Uzoh Apr 2023 A1
20230123423 Gao et al. Apr 2023 A1
20230125395 Gao et al. Apr 2023 A1
20230130259 Haba et al. Apr 2023 A1
20230132632 Katkar et al. May 2023 A1
20230140107 Uzoh et al. May 2023 A1
20230142680 Guevara et al. May 2023 A1
20230154816 Haba et al. May 2023 A1
20230154828 Haba et al. May 2023 A1
20230187264 Uzoh et al. Jun 2023 A1
20230187317 Uzoh Jun 2023 A1
20230187412 Gao et al. Jun 2023 A1
20230197453 Fountain, Jr. et al. Jun 2023 A1
20230197496 Theil Jun 2023 A1
20230197559 Haba et al. Jun 2023 A1
20230197560 Katkar et al. Jun 2023 A1
20230197655 Theil et al. Jun 2023 A1
20230207402 Fountain, Jr. et al. Jun 2023 A1
20230207437 Haba Jun 2023 A1
20230207474 Uzoh et al. Jun 2023 A1
20230207514 Gao et al. Jun 2023 A1
20230215836 Haba et al. Jul 2023 A1
20230245950 Haba et al. Aug 2023 A1
20230268300 Uzoh et al. Aug 2023 A1
20230299029 Theil et al. Sep 2023 A1
20230343734 Uzoh et al. Oct 2023 A1
20230360950 Gao Nov 2023 A1
20230361074 Uzoh et al. Nov 2023 A1
20230369136 Uzoh et al. Nov 2023 A1
20230375613 Haba et al. Nov 2023 A1
20240038702 Uzoh Feb 2024 A1
20240055407 Workman Feb 2024 A1
20240063199 Tao et al. Feb 2024 A1
20240079376 Suwito et al. Mar 2024 A1
20240103274 Katkar et al. Mar 2024 A1
20240105674 Uzoh et al. Mar 2024 A1
20240118492 Huang et al. Apr 2024 A1
20240170411 Chang et al. May 2024 A1
20240186248 Haba et al. Jun 2024 A1
20240186268 Uzoh et al. Jun 2024 A1
20240186269 Haba Jun 2024 A1
Foreign Referenced Citations (27)
Number Date Country
106206872 Dec 2016 CN
1 441 410 Apr 2006 EP
60-257413 Dec 1985 JP
10-189671 Jul 1998 JP
2000-100679 Apr 2000 JP
2001-102479 Apr 2001 JP
2002-353416 Dec 2002 JP
2003-043281 Feb 2003 JP
2006-276313 Oct 2006 JP
2007-041117 Feb 2007 JP
2008-258258 Oct 2008 JP
2010-276940 Dec 2010 JP
2013-33786 Feb 2013 JP
2017-177519 Oct 2017 JP
2018-160519 Oct 2018 JP
10-2006-0105797 Oct 2006 KR
10-2015-0097798 Aug 2015 KR
WO 02075387 Sep 2002 WO
WO 2005043584 May 2005 WO
WO 2005064646 Jul 2005 WO
WO 2006100444 Sep 2006 WO
WO 2012125237 Sep 2012 WO
WO 2016057259 Apr 2016 WO
WO 2017089676 Jun 2017 WO
WO 2017151442 Sep 2017 WO
WO 2018223150 Dec 2018 WO
WO 2019143413 Jul 2019 WO
Non-Patent Literature Citations (62)
Entry
Amirfeiz et al., “Formation of silicon structures by plasma-activated wafer bonding,” Journal of The Electrochemical Society, 2000, vol. 147, No. 7, pp. 2693-2698.
Bajwa, Rayan et al., “Integrated on-chip transformers: Recent progress in the design, layout, modeling and fabrication,” Sensors, 2019, vol. 19, pp. 3535-3559.
Chung et al., “Room temperature GaAseu + Si and InPeu + Si wafer direct bonding by the surface activate bonding method,” Nuclear Instruments and Methods in Physics Research Section B: Beam Interactions with Materials and Atoms, Jan. 2, 1997, vol. 121, Issues 1-4, pp. 203-206.
Chung et al., “Wafer direct bonding of compound semiconductors and silicon at room temperature by the surface activated bonding method,” Applied Surface Science, Jun. 2, 1997, vols. 117-118, pp. 808-812.
Farrens et al., “Chemical free room temperature wafer to wafer direct bonding,” J. Electrochem. Soc., The Electrochemical Society, Inc., Nov. 1995, vol. 142, No. 11. pp. 3949-3955.
Farrens et al., “Chemical free wafer bonding of silicon to glass and sapphire,” Electrochemical Society Proceedings vol. 95-7, 1995, pp. 72-77.
Gösele et al., “Semiconductor Wafer Bonding: A flexible approach to materials combinations in microelectronics; micromechanics and optoelectronics,” IEEE, 1997, pp. 23-32.
Hosoda et al., “Effect of the surface treatment on the room-temperature bonding of Al to Si and SiO2,” Journal of Materials Science, Jan. 1, 1998, vol. 33, Issue 1, pp. 253-258.
Hosoda et al., “Room temperature GaAs—Si and InP—Si wafer direct bonding by the surface activated bonding method,” Nuclear Inst. and Methods in Physics Research B, 1997, vol. 121, Nos. 1-4, pp. 203-206.
Howlader et al., “A novel method for bonding of ionic wafers,” Electronics Components and Technology Conference, 2006, IEEE, pp. 7-pp.
Howlader et al., “Bonding of p-Si/n-InP wafers through surface activated bonding method at room temperature,” Indium Phosphide and Related Materials, 2001, IEEE International Conference on, pp. 272-275.
Howlader et al., “Characterization of the bonding strength and interface current of p-Si/ n-InP wafers bonded by surface activated bonding method at room temperature,” Journal of Applied Physics, Mar. 1, 2002, vol. 91, No. 5, pp. 3062-3066.
Howlader et al., “Investigation of the bonding strength and interface current of p-SionGaAs wafers bonded by surface activated bonding at room temperature,” J. Vac. Sci. Technol. B 19, Nov./Dec. 2001, pp. 2114-2118.
International Search Report and Written Opinion, dated Jun. 29, 2018 in PCT Application No. PCT/US2018/022199, 17 pages.
Itoh et al., “Characteristics of fritting contacts utilized for micromachined wafer probe cards,” 2000 American Institute of Physics, AIP Review of Scientific Instruments, vol. 71, 2000, pp. 2224.
Itoh et al., “Characteristics of low force contact process for MEMS probe cards,” Sensors and Actuators A: Physical, Apr. 1, 2002, vols. 97-98, pp. 462-467.
Itoh et al., “Development of MEMS IC probe card utilizing fritting contact,” Initiatives of Precision Engineering at the Beginning of a Millennium: 10th International Conference on Precision Engineering (ICPE) Jul. 18-20, 2001, Yokohama, Japan, 2002, Book Part 1, pp. 314-318.
Itoh et al., “Room temperature vacuum sealing using surface activated bonding method,” The 12th International Conference on Solid State Sensors, Actuators and Microsystems, Boston, Jun. 8-12, 2003, 2003 IEEE, pp. 1828-1831.
Jeon, Y. et al., “Design of an on-interposer passive equalizer for high bandwidth memory (HBM) with 30Gbps data transmission,” Electronic Components and Technology Conference (ECTC), 2016 IEEE 66th, Aug. 18, 2016.
Ker, Ming-Dou et al., “Fully process-compatible layout design on bond pad to improve wire bond reliability in CMOS ICs,” IEEE Transactions on Components and Packaging Technologies, Jun. 2002, vol. 25, No. 2, pp. 309-316.
Kim et al., “Low temperature direct Cu—Cu bonding with low energy ion activation method,” Electronic Materials and Packaging, 2001, IEEE, pp. 193-195.
Kim et al., “Room temperature Cu—Cu direct bonding using surface activated bonding method,” J. Vac. Sci. Technol., 2003 American Vacuum Society, Mar./Apr. 2003, vol. 21, No. 2, pp. 449-453.
Kim et al., “Wafer-scale activated bonding of Cu—Cu, Cu—Si, and Cu—SiO2 at low temperature,” Proceedings—Electrochemical Society, 2003, vol. 19, pp. 239-247.
Kim, H. et al., “A wideband on-interposer passive equalizer design for chip-to-chip 30-GB/s serial data transmission,” IEEE Transactions on Components, Packaging and Manufacturing Technology, Jan. 2015, vol. 5, Issue 1, pp. 28-39.
Lee, H. et al., “Signal integrity of bump-less high-speed through silicon via channel for terabyte/s bandwidth 2.5D IC,” 2016 IEEE 66th Electronic Components and Technology Conference, Aug. 18, 2016.
Matsuzawa et al., “Room-temperature interconnection of electroplated Au microbump by means of surface activated bonding method,” Electronic Components and Technology Conference, 2001, 51st Proceedings, IEEE, pp. 384-387.
Moriceau, H. et al., “Overview of recent direct wafer bonding advances and applications,” Advances in Natural Sciences-Nanoscience and Nanotechnology, 2010, 11 pages.
Nakanishi, H. et al., “Studies on SiO2—SiO2 bonding with hydrofluoric acid. Room temperature and low stress bonding technique for MEMS,” Sensors and Actuators, 2000, vol. 79, pp. 237-244.
Oberhammer, J. et al., “Sealing of adhesive bonded devices on wafer level,” Sensors and Actuators A, 2004, vol. 110, No. 1-3, pp. 407-412, see pp. 407-412, and Figures 1(a)-1(I), 6 pages.
Onodera et al., “The effect of prebonding heat treatment on the separability of Au wire from Ag-plated Cu alloy substrate,” Electronics Packaging Manufacturing, IEEE Transactions, Jan. 2002, vol. 25, Issue 1, pp. 5-12.
Plobi, A. et al., “Wafer direct bonding: tailoring adhesion between brittle materials,” Materials Science and Engineering Review Journal, 1999, R25, 88 pages.
Reiche et al., “The effect of a plasma pretreatment on the Si/Si bonding behaviour,” Electrochemical Society Proceedings, 1998, vol. 97-36, pp. 437-444.
Roberds et al., “Low temperature , in situ, plasma activated wafer bonding,” Electrochemical Society Proceedings, 1997, vol. 97-36, pp. 598-606.
Shigetou et al., “Room temperature bonding of ultra-fine pitch and low-profiled Cu electrodes for bump-less interconnect,” 2003 Electronic Components and Technology Conference, pp. 848-852.
Shigetou et al., “Room-temperature direct bonding of CMP-Cu film for bumpless interconnection,” Electronic Components and Technology Conference, 51st Proceedings, 2001, IEEE, pp. 755-760.
Shingo et al., “Design and fabrication of an electrostatically actuated MEMS probe card,” Tranducers, Solid-State Sensors, Actuators and Microsystems, 12th International Conference, Jun. 8-12, 2003, vol. 2, pp. 1522-1525.
Suga et al., “A new approach to Cu—Cu direct bump bonding,” IEMT/IMC Symposium, 1997, Joint International Electronic Manufacturing Symposium and the International Microelectronics Conference, Apr. 16-18, 1997, IEEE, pp. 146-151.
Suga et al., “A new bumping process using lead-free solder paste,” Electronics Packaging Manufacturing, IEEE Transactions on (vol. 25, Issue 4), IEEE, Oct. 2002, pp. 253-256.
Suga et al., “A new wafer-bonder of ultra-high precision using surface activated bonding (SAB) concept,” Electronic Components and Technology Conference, 2001, IEEE, pp. 1013-1018.
Suga et al., “Bump-less interconnect for next generation system packaging,” Electronic Components and Technology Conference, 2001, IEEE, pp. 1003-1008.
Suga, T., “Feasibility of surface activated bonding for ultra-fine pitch interconnection—A new concept of bump-less direct bonding for system level packaging,” The University of Tokyo, Research Center for Science and Technology, 2000 Electronic Components and Technology Conference, 2000 IEEE, pp. 702-705.
Suga, T., “Room-temperature bonding on metals and ceramics,” Proceedings of the Second International Symposium on Semiconductor Wafer Bonding: Science, Technology and Applications, The Electrochemical Society Proceedings, vol. 93-29 (1993), pp. 71-80.
Suga et al., “Surface activated bonding—an approach to joining at room temperature,” Ceramic Transactions: Structural Ceramics Joining II, The American Ceramic Society, 1993, pp. 323-331.
Suga et al., “Surface activated bonding for new flip chip and bumpless interconnect systems,” Electronic Components and Technology Conference, 2002, IEEE, pp. 105-111.
Suga, “UHV room temperature joining by the surface activated bonding method,” Advances in science and technology, Techna, Faenza, Italie, 1999, pp. C1079-C1089.
Takagi et al., “Effect of surface roughness on room-temperature wafer bonding by Ar beam surface activation,” Japanese Journal of Applied Physics, 1998, vol. 37, Part 1, No. 1, pp. 4197.
Takagi et al., “Low temperature direct bonding of silicon and silicon dioxide by the surface activation method,” Solid State Sensors and Actuators, 1997, Transducers '97 Chicago, 1997 International Conference, vol. 1, pp. 657-660.
Takagi et al., “Room-temperature bonding of lithium niobate and silicon wafers by argon-beam surface activation,” Appl. Phys. Lett., 1999. vol. 74, pp. 2387.
Takagi et al., “Room temperature silicon wafer direct bonding in vacuum by Ar beam irradiation,” Micro Electro Mechanical Systems, MEMS '97 Proceedings, 1997, IEEE, pp. 191-196.
Takagi et al., “Room-temperature wafer bonding of Si to LiNbO3, LiTaO3 and Gd3Ga5012 by Ar-beam surface activation,” Journal of Micromechanics and Microengineering, 2001, vol. 11, No. 4, pp. 348.
Takagi et al., “Room-temperature wafer bonding of silicon and lithium niobate by means of argon-beam surface activation,” Integrated Ferroelectrics: An International Journal, 2002, vol. 50, Issue 1, pp. 53-59.
Takagi et al., “Surface activated bonding silicon wafers at room temperature,” Appl. Phys. Lett. 68, 2222 (1996).
Takagi et al., “Wafer-scale room-temperature bonding between silicon and ceramic wafers by means of argon-beam surface activation,” Micro Electro Mechanical Systems, 2001, MEMS 2001, The 14th IEEE International Conference, Jan. 25, 2001, IEEE, pp. 60-63.
Takagi et al., “Wafer-scale spontaneous bonding of silicon wafers by argon-beam surface activation at room temperature,” Sensors and Actuators A: Physical, Jun. 15, 2003, vol. 105, Issue 1, pp. 98-102.
Tong et al., “Low temperature wafer direct bonding,” Journal of Microelectromechanical systems, Mar. 1994, vol. 3, No. 1, pp. 29-35.
Topol et al., “Enabling technologies for wafer-level bonding of 3D MEMS and integrated circuit structures,” 2004 Electronics Components and Technology Conference, 2004 IEEE, pp. 931-938.
Wang et al., “Reliability and microstructure of Au—Al and Au—Cu direct bonding fabricated by the Surface Activated Bonding,” Electronic Components and Technology Conference, 2002, IEEE, pp. 915-919.
Wang et al., “Reliability of Au bump—Cu direct interconnections fabricated by means of surface activated bonding method,” Microelectronics Reliability, May 2003, vol. 43, Issue 5, pp. 751-756.
Weldon et al., “Physics and chemistry of silicon wafer bonding investigated by infrared absorption spectroscopy,” Journal of Vacuum Science & Technology B, Jul./Aug. 1996, vol. 14, No. 4, pp. 3095-3106.
Westphal, W.B. et al., “Dielectric constant and loss data,” Air Force Materials Laboratory, Apr. 1972.
Xu et al., “New Au—Al interconnect technology and its reliability by surface activated bonding,” Electronic Packaging Technology Proceedings, Oct. 28-30, 2003, Shanghai, China, pp. 479-483.
Ceramic Microstructures: Control at the Atomic Level, Recent Progress in Surface Activated Bonding, 1998, pp. 385-389.
Related Publications (1)
Number Date Country
20230317703 A1 Oct 2023 US
Provisional Applications (1)
Number Date Country
62472363 Mar 2017 US
Continuations (3)
Number Date Country
Parent 17327169 May 2021 US
Child 18206512 US
Parent 16840245 Apr 2020 US
Child 17327169 US
Parent 15919570 Mar 2018 US
Child 16840245 US