The present invention relates to integrated circuit manufacture and in particular to techniques for increasing the spatial density of features defined using lithography.
To achieve higher device densities in integrated circuit manufacture, lithography processes are required to print ever smaller feature sizes and pitch between features. Several solutions are known in the art to extend the range of lithography processes to smaller feature sizes and pitches.
One solution is to decrease the wavelength of radiation used to expose and pattern the photoresists used, for example into the deep ultraviolet (DUV), far UV (FUV) or extended ultraviolet (EUV) ranges. The DUV spectrum may be considered to refer to wavelengths below 300 nm, the FUV spectrum may be considered to refer to wavelengths below 200 nm and the EUV spectrum may be considered to refer to wavelengths below 31 nm and particularly encompassing the 13.5 nm wavelength. This requires fundamental and expensive changes in the infrastructure used to perform the lithography and for some types of integrated circuit features may not in itself be sufficient to resolve required feature sizes. In addition, photoresists specially adapted to work at one or more of the DUV, FUV and EUV ranges can sometimes result in significant other limitations.
Another solution that has been proposed in the art to reduce feature pitch obtainable with lithographic processes is to perform multiple exposures of photoresists prior to defining the features in the layer or layers underlying the exposed and developed photoresists. For example, as described in U.S. Pat. No. 5,686,223, a substrate in or on which features are to be defined is coated with a first resist, exposed with a first mask and developed to produce a first pattern in the photoresist. The first photoresist pattern is then stabilised. A second photoresist is coated onto the substrate, exposed with a second mask and developed to produce a second pattern in the photoresist. The first and second patterns may be selected so that each has features at twice the pitch ultimately required, the combined pattern providing interspersed features at the desired pitch. The substrate can then be processed (e.g. etched) where not protected by the first and second photoresist patterns thereby defining the desired features at half the pitch of either photomask.
Of course, the first photoresist pattern has to be stabilised so that it remains substantially unaffected by the exposure and developing steps of the second photoresist, otherwise it would be again at least partially exposed and developed away with the second photoresist. U.S. Pat. No. 5,686,223 proposes stabilisation of the first patterned photoresist layer using a DUV exposure in the wavelength range 200 to 400 nm. This technique therefore tends to be incompatible with photoresists specially adapted to work at the DUV, FUV and/or EUV ranges.
The present invention provides an improved process for double patterning photoresist layers in order that features can be defined on a substrate with a higher spatial frequency (e.g. smaller pitch) than is possible with a single mask.
According to another aspect, the present invention provides a method of forming a pattern in at least one device layer in or on a substrate comprising the steps of:
Embodiments of the present invention will now be described by way of example and with reference to the accompanying drawings in which:
a shows a conventional lithography mask suitable for defining features of the finFET structures of
b shows a micrograph of features defined using the mask of
a and 5b show first and second lithography masks suitable for a double patterning process used to define features of the finFET structures of
c shows the resulting resist pattern using the masks of
a is a schematic plan view of a complementary pair of finFET devices on a substrate with fins spaced at a first spatial frequency;
b is a schematic plan view of a complementary pair of finFET devices on a substrate with fins spaced at a second spatial frequency twice that of the devices of
a and 7b show first and second lithography masks suitable for a double patterning process used to define features of the finFET structures of
c shows the resulting resist pattern using the masks of
Thus it will be understood that the device layer 10 need not necessarily be planar, particularly if it includes earlier patterned layers or topographical features that have not been planarized.
As shown in
Referring now to
After coating the substrate with the protection layer 13, the substrate is preferably baked to an extent that a cross-linking reaction takes place in the protection layer in regions (14) that are in contact with the underlying patterned first photoresist 12. The expression ‘in contact with’ encompasses ‘in close proximity with’ sufficient to initiate the cross-linking process, thereby forming a protection cap on the top and sidewalls of the first photoresist pattern 12.
In a preferred process, the protection layer 13 is baked in a suitable ambient according to the material used, preferably at a temperature in the range 135° C. to 165° C. and preferably for a time of 60 to 90 seconds or longer. As shown in
As shown in
It can be seen from
The device layer 10 can then be processed using the first and second photoresist patterns 12, 17 according to known semiconductor processing techniques, e.g. etching of the device layer 10 or implantation of designated impurities into the device layer, where not protected by the photoresist.
Although
Alternatively, a second protective cap could be formed on the second photoresist patterns 17 to achieve the same line dimensions as the first capped photoresist patterns. In this regard, it will be recognised that although the second protective cap when deposited onto the substrate will also coat the first patterns 12, there will be no interaction with the underlying photoresist as there will be a barrier in the form of the already chemically modified first protection layer.
In a preferred process, the cross-linking in the protection layer 13 is effected or promoted by a catalyst that is provided from the first patterned photoresist layer 12. For example, this may be an acid which diffuses, to a limited extent, from the first patterned photoresist layer 12 into the protection layer and renders the cross-linked protection layer insoluble to developer. The first photoresist layer may be an acrylate based photoresist.
The process as described above has particular advantages in applicability to DUV, FUV and XUV resist chemistries. As indicated earlier with reference to U.S. Pat. No. 5,686,223, prior art double patterning processes relied on stabilising the first patterned resist layer by exposure to a DUV light source to stabilise the resist against chemical transformation as a result of further exposure to radiation at the photosensitive wavelength of the second photoresist. Where DUV, FUV and XUV sensitive resists are themselves being used for the first and second patterns 12, 17, this is clearly not possible. In preferred processes, the resists being used for generating the first and second photoresist patterns are adapted for patterning using electromagnetic radiation in the DUV, the FUV spectrum or the XUV spectrum. In a particular preferred process, at least the first photoresist is adapted for patterning using electromagnetic radiation in the spectrum below 200 nm.
The process described above has particular, though not exclusive application in the formation of high density finFET devices, as will now be described. FinFET devices are field effect transistors in which the source and drain regions appear as fins on either side of the channel.
Where a transistor is formed from plural fins connected in parallel, e.g. PMOS transistor 30 or NMOS transistor 31 of
The sources 23 must be electrically connected by common source regions 34 and the drains 24 must be electrically connected by common drain regions 36 to which the contact nodes 35 and 33 may be respectively provided. A conventional method for defining the sources 23, the common source regions 34, the drains 24 and the common drain regions 35 all in a suitable silicon layer 25 is shown in
A single silicon definition step provides the channel 22, the source fins 23, the drain fins 24, the common source regions 34 and the common drain region 36 with a single lithography mask having the layout as shown in the image of
Although these optical proximity effects can sometimes be corrected or mitigated using optical correction techniques, e.g. by modifying the pattern on the mask, often these are not entirely successful and also have limits to their effectiveness at small geometries.
The double patterning technique described above can be used to reduce the optical proximity effects and thus thereby also extend the process technology to smaller geometry finFET devices in two different ways.
A first way is shown in
As described in connection with
This process offers a significant advantage in that only a single etch process is required to form all of the regions 22, 23, 24, 34, 36 in one active layer. As seen in
The further possible advantage is illustrated in
Thus, in a general aspect, the arrangement of
As will be seen in
More generally still, the double patterning technique in this context can be applied to the fabrication of any device structure in which a first mask is configured to define horizontal features in a layer of the device and in which a second mask is configured to define vertical features in the same layer of the device. These horizontal and vertical features are arranged to intersect at appropriate locations.
It will be recognised that the effect of this segregation of horizontal and vertical component features is that after double patterning, the vertical features are interspersed among the horizontal features such that the features together define a two dimensional spatial frequency that is greater than that of the features defined in each of the first and second patterns separately. In effect, the high frequency spatial components of the mask pattern in e.g. the x-direction are separated from the high frequency spatial components of the pattern in the y-direction by resolving them to separate masks. Combining the two masks in a double patterning process restores the higher spatial frequency components of both dimensions.
A second way of using the double patterning technique described above to extend the process technology to smaller geometry finFET devices is described in connection with
a shows a series connected complementary pair of finFETs 60, 61 similar to those shown in
It will be noted that the fin pitch P1 of the transistors of
It will be seen that the number of fins per finFET in the circuit has been increased from four to seven, thereby increasing the drive strength by 75%. In interconnect-dominated circuitry, this increase in drive strength is directly reflected in a similar circuit speed enhancement. The finFETs of
a shows a first mask 70 used to define a first group of fins 71. A second mask 72 as shown in
As described in connection with
Generally speaking, the alignment tolerances required to register the first and second masks 70, 72 together are sufficiently controllable (e.g. less than 5 nm). A small amount of mis-registration is indicated in shadow outline in
In a more general aspect, it is noted that the double patterning technique in this context can be applied to the fabrication of any device structure in which a first mask is configured to define a first group of periodic features having a first spatial frequency and in which a second mask is configured to define a second group of periodic features having a second spatial frequency. The first and second masks are registered relative to one another so as to result in features of the first and second groups together being defined at a third spatial frequency higher than the first or second spatial frequencies. In preferred examples, e.g. as shown in
It will also be recognised that the processes described here extend to third or subsequent patterns, e.g. a triple patterning technique. In other words, a first mask is configured to define a first group of periodic features having a first spatial frequency, a second mask is configured to define a second group of periodic features having a second spatial frequency and a third mask is used to define a third group of periodic features having a third spatial frequency. The first, second and third masks are registered relative to one another so as to result in features of the first, second and third groups together being defined at a fourth spatial frequency higher than the first, second or third spatial frequencies. Again, in a preferred example, the first, second and third spatial frequencies are the same and the fourth spatial frequency is exactly three times that of the first, second and third spatial frequencies.
Providing the stability of the protection cap can be maintained through multiple processes, the principle is extensible to fourth and further patterning processes.
Other embodiments are intentionally within the scope of the accompanying claims.
Number | Date | Country | Kind |
---|---|---|---|
06124035 | Nov 2006 | EP | regional |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/IB2007/054604 | 11/13/2007 | WO | 00 | 5/13/2009 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2008/059440 | 5/22/2008 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4425416 | Ogawa | Jan 1984 | A |
5091290 | Rolfson | Feb 1992 | A |
5679498 | Greenwood | Oct 1997 | A |
5686223 | Cleeves | Nov 1997 | A |
6015650 | Bae | Jan 2000 | A |
7253118 | Tran et al. | Aug 2007 | B2 |
7592132 | Takahashi et al. | Sep 2009 | B2 |
7651951 | Tran et al. | Jan 2010 | B2 |
7718540 | Tran et al. | May 2010 | B2 |
8048812 | Tran et al. | Nov 2011 | B2 |
20050123858 | Ito et al. | Jun 2005 | A1 |
20100035177 | Ishikawa et al. | Feb 2010 | A1 |
Number | Date | Country |
---|---|---|
44 10 274 | Aug 1995 | DE |
103 05 618 | Sep 2004 | DE |
1 100 120 | May 2001 | EP |
1 223 470 | Jul 2002 | EP |
55-138839 | Oct 1980 | JP |
58-127326 | Jul 1983 | JP |
63-170917 | Jul 1988 | JP |
04-071222 | Mar 1992 | JP |
06-250379 | Sep 1994 | JP |
11-283905 | Oct 1999 | JP |
11-283910 | Oct 1999 | JP |
2004296930 | Oct 2004 | JP |
02095498 | Nov 2002 | WO |
2008038526 | Apr 2008 | WO |
Number | Date | Country | |
---|---|---|---|
20100028809 A1 | Feb 2010 | US |