Claims
- 1. An integrated circuit semiconductor device includinga substrate having a substrate surface, a flowable oxide (FOX) insulator layer formed of a flowable oxide material having a lower dielectric constant than SiO2 upon said substrate surface, a trough in said flowable oxide insulator layer having sidewalls of said flowable oxide material, a primary protective layer on said sidewall of said flowable oxide insulator layer, said primary protective layer being a thin oxidized surface layer of said flowable oxide insulator material on said sidewalls within said trough, said thin surface layer preventing the exposure of said flowable oxide insulator layer to moisture and lithographic resist developers, said primary protective layer being substantially impervious to copper extrusion, and a secondary protective layer on said primary protective layer and on said substrate surface, said secondary protective layer being electrically conductive.
- 2. The integrated circuit semiconductor device as claimed in claim 1, further comprising,an oxidized FOX layer on a surface of said FOX layer, an oxide layer upon said oxidized FOX layer, a conductor in said trough, said conductor and said oxide layer forming a planar surface, said conductor being in electrical communication with said secondary protective layer, and a nitride layer upon said planar surface.
- 3. The integrated circuit semiconductor device a claimed in claim 2, further comprising a damascene layer, said damascene layer comprising,another flowable oxide insulator (FOX) layer upon said nitride layer, another thin oxidized surface layer of said another FOX layer, another trough in said another FOX layer, another sidewalls of said another flowable oxide insulator layer in said another trough, another primary protective layer upon said another sidewalls, said another primary protective layer being said another thick oxidized surface layer preventing the exposure of said another flowable oxide insulator layer to moisture and lithographic resist developers, said another primary protective layer being impervious to copper extrusion, another secondary protective layer upon said another primary protective layer and upon said even planar surface, said another secondary protective layer being in electrical communication with said conductor, and another conductor in said another trough, said another conductor being in electrical communication with said another secondary protective layer.
- 4. The integrated circuit semiconductor device as claimed in claim 3, wherein said another trough is a dual damascene trough.
- 5. The integrated circuit semiconductor device as claimed in claim 1, further comprising a nitride supplemental protective layer on said primary protective layer for improving adhesion with a metallic conductor.
- 6. The integrated circuit device of claim 5, wherein said supplemental protective layer is a nitride layer.
- 7. The integrated circuit semiconductor device as claimed in claim 1, wherein said primary layer is a barrier layer.
- 8. The integrated circuit semiconductor device as claimed in claim 1, wherein said primary protective layer on said sidewalls of said flowable oxide insulator layer has a thickness equal to or less than 20% of a thickness of said flowable oxide insulator layer.
- 9. The integrated layer of claim 1, wherein said thin layer of plasma-formed oxide has a thickness not exceeding about 500 Å.
- 10. The integrated circuit semiconductor device as recited in claim 1 wherein said primary protective layer is formed using an oxygen plasma.
- 11. The integrated circuit semiconductor device as recited in claim 1 wherein said primary protective layer has a thickness less that approximately 20% of a thickness of said flowable oxide insulator layer.
- 12. An integrated circuit includinga layer of flowable oxide insulator of a flowable oxide material having a dielectric constant lower than SiO2, and a thin protective layer thereon, said thin protective layer being an oxidized surface layer of said flowable oxide insulator that is resistant to moisture and lithographic resist developers.
- 13. The integrated circuit of claim 12, wherein said thin oxidized layer has a thickness less than about 500 Å.
- 14. The integrated circuit of claim 12, wherein said thin oxidized layer is a plasma-formed layer.
- 15. The integrated circuit of claim 12, further including a nitride or oxynitride layer on said thin oxidized surface layer.
- 16. The integrated circuit of claim 12, further including a deposited oxide layer deposited on said thin oxidized surface layer.
- 17. The integrated circuit of claim 12, further including a conductive layer on said thin oxidized surface layer.
- 18. The integrated circuit of claim 17, further including a metal conductor in contact with said conductive barrier layer.
- 19. The integrated circuit of claim 18, wherein said metal conductive contains copper.
- 20. The integrated circuit of claim 19, wherein said conductive barrier layer includes a refractory metal or alloy.
- 21. The integrated circuit of claim 20, wherein said layer of flowable oxide insulator is located between two non coplanar metal layers used for interconnections in said integrated circuit, there being a conductive via or stud in said flowable oxide insulator layer the electrically connects said two non coplanar metal layers.
- 22. The integrated circuit of claim 21, wherein said via or stud is surrounded by said thin oxidized surface layer.
- 23. The integrated circuit as recited in claim 12 wherein said primary protective layer is formed using an oxygen plasma.
- 24. The integrated circuit semiconductor device as recited in claim 12 wherein said primary protective layer has a thickness less that approximately 20% of a thickness of said flowable oxide insulator layer.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a division of U.S. patent application Ser. No. 09/408,351 filed Sep. 29, 1999 now U.S. Pat. No. 6,221,780.
This application is related to U.S. patent application Ser. No. 09/311,470, filed May 13, 1999 for an “INTERIM OXIDATION OF SILSESQUIOXANE DIELECTRIC FOR DUAL DAMASCENE PROCESS” by Robert Cook et al., assigned to the same assignee as the present invention, International Business Machines Corp. (IBM), and is hereby fully incorporated by reference.
US Referenced Citations (18)