This application claims priority under 35 U.S.C. § 119(a)-(d) of the Chinese Patent Application No: 201510770530.9, filed Nov. 12, 2015 and titled, “DUMMY CORE PLUS PLATING RESIST RESTRICT RESIN PROCESS AND STRUCTURE,” which is hereby incorporated by reference in its entirety for all purposes.
The present invention is generally directed to printed circuit boards. More specifically, the present invention is directed to printed circuit boards having select exposure of inner layer circuitry.
A printed circuit board (PCB) mechanically supports and electrically connects electronic components using conductive traces, pads and other features etched from electrically conductive sheets, such as copper sheets, laminated onto a non-conductive substrate. Multi-layered printed circuit boards are formed by stacking and laminating multiple such etched conductive sheet/non-conductive substrate. Conductors on different layers are interconnected with plated-through holes called vias.
A printed circuit board includes a plurality of stacked layers, the layers made of alternating non-conductive layers and conductive layers. The non-conductive layers can be made of prepreg or base material that is part of a core structure, or simply core. Prepreg is a fibrous reinforcement material impregnated or coated with a thermosetting resin binder, and consolidated and cured to an intermediate stage semi-solid product. Prepreg is used as an adhesive layer to bond discrete layers of multilayer PCB construction, where a multilayer PCB consists of alternative layers of conductors and base materials bonded together, including at least one internal conductive layer. A base material is an organic or inorganic material used to support a pattern of conductor material. A core is a metal clad base material where the base material has integral metal conductor material on one or both sides. A laminated stack is formed by stacking multiple core structures with intervening prepreg and then laminating the stack. A via is then formed by drilling a hole through the laminated stack and plating the wall of the hole with electrically conductive material, such as copper. The resulting plating interconnects the conductive layers. In some applications, the plating extends uninterrupted through the entire thickness of the via and each conductive layer is connected to the plating, thereby providing a common interconnection with each and every conductive layer. In other applications, it may be desired that only certain conductive layers be commonly interconnected by the plating within the via.
Embodiments are directed to a printed circuit board having multiple layers, where select portions of inner layer circuitry, referred to as inner core circuitry, are exposed from the remaining layers. The printed circuit board having an exposed inner core circuitry is formed using a dummy core plus plating resist process. The select inner core circuitry is part of an inner core. During manufacturing of the printed circuit board, a plating resist is applied over the select inner core circuitry and a dummy core is applied over the plating resist. The plating resist and the dummy core protect the select inner core circuitry during subsequent process steps and also enable exposure of the select inner core circuitry as described in detail below. In some embodiments, the inner core corresponding to the exposed inner core circuitry forms a semi-flexible, or semi-flex, PCB portion. The semi-flex PCB portion is an extension of the remaining adjacent multiple layer PCB. The remaining portion of the multiple layer PCB is rigid, referred to as the rigid PCB portion. The inner core is a layer(s) of the printed circuit board and is therefore common to both the semi-flex PCB portion and the remaining rigid PCB portion. The semi-flex PCB portion can be formed as an interior portion of the printed circuit board such that a rigid PCB portion is coupled to either end of the semi-flex PCB portion. In other embodiments, the portion of the printed circuit board corresponding to the exposed inner core circuitry is rigid, referred to as a rigid exposed circuitry PCB portion. The rigid exposed circuitry PCB portion can be formed at the perimeter of the printed circuit board such that one end of the rigid exposed circuitry PCB portion is coupled to a rigid PCB portion and the other end of the rigid exposed circuitry PCB portion is uncoupled, for example forming one or more recessed gold finger connectors.
In an aspect, a printed circuit board is disclosed. The printed circuit board includes a rigid printed circuit board portion and a semi-flexible printed circuit board portion. The rigid printed circuit board portion includes a laminated stack of a plurality of non-conducting layers and a plurality of conductive layers, wherein the laminated stack further includes a first portion of an inner core structure. The semi-flexible printed circuit board portion includes a second portion of the inner core structure, wherein the inner core structure is a continuous structure that extends through both the rigid printed circuit board portion and the semi-flexible printed circuit board portion, further wherein the second portion of the inner core structure includes exposed inner core circuitry and plating resist material. In some embodiments, each of the conductive layers is pattern etched. In some embodiments, the printed circuit board also includes one or more plated through hole vias in the rigid printed circuit board portion. In some embodiments, the rigid printed circuit board portion includes a first rigid printed circuit board portion, further wherein the printed circuit board further includes a second rigid printed circuit board portion including a second laminated stack of a plurality of non-conducting layers and a plurality of conductive layers, wherein the second laminated stack further includes a third portion of an inner core structure. In some embodiments, the inner core structure includes an inner core non-conductive layer having a first surface and a first conductive layer positioned on the first surface of the inner core non-conductive layer. In some embodiments, the first conductive layer of the inner core structure includes the inner core circuitry in the second portion of the inner core structure. In some embodiments, the inner core non-conductive layer has a second surface opposing the first surface, further wherein the inner core structure further includes a second conductive layer positioned on the second surface of the inner core non-conductive layer. In some embodiments, the second conductive layer of the inner core structure includes the inner core circuitry in the second portion of the inner core structure.
In another aspect, a printed circuit board set form is disclosed. The printed circuit board set form comprises a plurality of printed circuit boards and a breakaway substrate. The plurality of printed circuit boards are aligned within a common plane, wherein each printed circuit board is mechanically connected by a common substrate. Each printed circuit board comprises a rigid printed circuit board portion and a semi-flexible printed circuit board portion. The rigid printed circuit board portion comprises a laminated stack of a plurality of non-conducting layers and a plurality of conductive layers, wherein the laminated stack further comprises a first portion of an inner core structure. The semi-flexible printed circuit board portion comprises a second portion of the inner core structure, wherein the inner core structure is a continuous structure that extends through both the rigid printed circuit board portion and the semi-flexible printed circuit board portion, further wherein the second portion of the inner core structure comprises exposed inner core circuitry and plating resist material. The breakaway substrate is aligned within the common plane and is mechanically connected around a perimeter of the connected plurality of printed circuit boards, wherein the breakaway substrate includes a dummy core portion. In some embodiments, the breakaway substrate provides lateral structural stability to the connected plurality of printed circuit boards. In some embodiments, the plurality of printed circuit boards are electrically isolated from each other. In some embodiments, each of the conductive layers is pattern etched. In some embodiments, the printed circuit board set form further comprises one or more plated through hole vias in the rigid circuit board portion. In some embodiments, the rigid printed circuit board portion comprises a first rigid printed circuit board portion, further wherein the printed circuit board further comprises a second rigid printed circuit board portion comprising a second laminated stack of a plurality of non-conducting layers and a plurality of conductive layers, wherein the second laminated stack further comprises a third portion of an inner core structure. In some embodiments, the inner core structure comprises an inner core non-conductive layer having a first surface and a first conductive layer positioned on the first surface of the inner core non-conductive layer. In some embodiments, the first conductive layer of the inner core structure comprises the inner core circuitry in the second portion of the inner core structure. In some embodiments, the inner core non-conductive layer has a second surface opposing the first surface, further wherein the inner core structure further comprises a second conductive layer positioned on the second surface of the inner core non-conductive layer. In some embodiments, the second conductive layer of the inner core structure comprises the inner core circuitry in the second portion of the inner core structure.
In yet another aspect, a method of manufacturing a printed circuit board is disclosed. The method comprises forming an inner core structure having an inner core circuitry on at least one surface of the inner core structure, applying a plating resist over the inner core circuitry, and forming a printed circuit board stack up, wherein the printed circuit board stack up comprises the inner core structure, a dummy core, one or more non-conductive layers and one or more conductive layers. The dummy core is stacked on the plating resist. The method further comprises laminating the printed circuit board stack up, thereby forming a laminated stack, forming a depth controlled rout from a surface of the laminated stack to the dummy core and around a perimeter of the dummy core, wherein a portion of the laminated stack within the perimeter of the rout and to a depth including the dummy core forms a laminated stack cap. The method further comprises removing the laminated stack cap, thereby exposing the plating resist, and stripping the plating resist, thereby exposing the inner core circuitry. In some embodiments, stripping the plating resist leaves a residual portion of plating resist. In some embodiments, the perimeter of the dummy core corresponds to a perimeter of the inner core circuitry. In some embodiments, the method further comprises forming the dummy core, wherein the dummy core comprises a non-conductive layer and a conductive layer. In some embodiments, the dummy core is stacked on the plating resist such that the conductive layer of the dummy core contacts the plating resist. In some embodiments, the method further comprises forming at least one plated through hole via in the laminated stack prior to forming the depth controlled rout, wherein the at least one plated through hole via is not aligned within the inner core circuitry. In some embodiments, the method further comprises pattern etching the conductive layers in the laminated stack prior to forming the printed circuit board stack up. In some embodiments, forming the inner core structure comprises applying a first conductive layer on a first surface of a non-conductive layer and applying a second conductive layer on a second surface of the non-conductive layer. In some embodiments, the first conductive layer is pattern etched and the second conductive layer is pattern etched.
Several example embodiments are described with reference to the drawings, wherein like components are provided with like reference numerals. The example embodiments are intended to illustrate, but not to limit, the invention. The drawings include the following figures:
Embodiments of the present application are directed to a printed circuit board. Those of ordinary skill in the art will realize that the following detailed description of the printed circuit board is illustrative only and is not intended to be in any way limiting. Other embodiments of the printed circuit board will readily suggest themselves to such skilled persons having the benefit of this disclosure.
Reference will now be made in detail to implementations of the printed circuit board as illustrated in the accompanying drawings. The same reference indicators will be used throughout the drawings and the following detailed description to refer to the same or like parts. In the interest of clarity, not all of the routine features of the implementations described herein are shown and described. It will, of course, be appreciated that in the development of any such actual implementation, numerous implementation-specific decisions must be made in order to achieve the developer's specific goals, such as compliance with application and business related constraints, and that these specific goals will vary from one implementation to another and from one developer to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking of engineering for those of ordinary skill in the art having the benefit of this disclosure.
The dummy core 6 protects the select inner core circuitry covered by the applied plating resist. In some embodiments, the dummy core 6 is a two-layer structure. A first layer is a non-conductive layer, such as a base material. The second layer is a conductive layer, such as a copper foil. The dummy core 6 is shaped similar to an inverted stencil where the stencil pattern is formed of the dummy core material and the area surrounding the pattern is free of material. The pattern of the dummy core 6 includes overlay portions 8 that have substantially the same shape and size as the areas of applied plating resist 4. The pattern of the dummy core 6 also includes interconnect portions 10 that connect the overlay portions 8 and an outer perimeter portion 12. The interconnect portions 10 and the outer perimeter portion 12 of the dummy core pattern provide a stable framework for accurately placing the overlay portions 8 relative to the plating resist 4.
A layer 14 is a non-conductive, insulating layer, such as prepreg. A layer 16 is a conductive layer, such as copper foil or laminate, where a laminate is similar in structure to the inner core 2 and includes a non-conductive layer such as base material and a conductive layer on one or both sides of non-conductive layer. In some embodiments, the layer 16 is representative of a multilayer buildup that can include many interspersed conductive and non-conductive layers.
A PCB stack-up is formed by stacking various combinations of the layers, or similar to the layers, shown in
A laminated stack is formed by laminating the PCB stack-up shown in
In
In
In
A dummy core 120 is positioned on the plating resist 112 of the inner core assembly and a dummy core 121 is positioned on the plating resist 114 of the inner core assembly. The dummy core 120 includes a conductive layer 118 and a non-conductive layer 116, the dummy core 120 is oriented such that the conductive layer 118 is positioned against the plating resist 112. The type of plating resist used has a low adhesion to the material type of the conductive layer 118. This low adhesion enables removal of the dummy core 120 from the inner core assembly during a subsequent decap step shown and described in relation to
An intervening non-conductive layer 140 is positioned between the dummy core 120 and the core structure 122, and an intervening non-conductive layer 142 is positioned between the dummy core 121 and the core structure 130. In the exemplary configuration shown in
In
In
In
In
In
In
It is understood that the various structural configurations and the position of the inner core assembly shown in the embodiments of
In
In
In
In
A dummy core 220 is positioned on the plating resist 212 of the inner core assembly. The dummy core 220 includes a conductive layer 218 and a non-conductive layer 216. The dummy core 220 is oriented such that the conductive layer 218 is positioned against the plating resist 212. The type of plating resist used has a low adhesion to the material type of the conductive layer 218. This low adhesion enables removal of the dummy core from the inner core assembly during a subsequent decap step shown and described in relation to
An intervening non-conductive layer 240 is positioned between the dummy core 220 and the core structure 222, and an intervening non-conductive layer 242 is positioned between the inner core circuitry 210 and the core structure 230. In the exemplary configuration shown in
In
In
In
In
In
In
It is understood that the various structural configurations and the position of the inner core assembly shown in the embodiments of
In some manufacturing processes, multiple PCBs are manufactured as discrete portions of a single substrate, which are separated into individual PCBs at the end of the manufacturing process. Such a single substrate configuration is referred to as a PCB set form.
The PCBs 32, 34, 36, 38 are ready for surface components to be mounted on select areas, such as through a surface mount technology (SMT) process. After the components are mounted, the PCBs are separated for subsequent installation into other devices. Separating the PCBs can be performed using any conventional process including, but not limited to, cutting the PCB set form 30 along etched lines 40, 42, 44. Cutting along the perimeter etch lines 44 separates the breakaway area 46 from the PCBs 32, 34, 36, 38, and cutting along the etch lines 40, 42 separates the PCBs 32, 34, 36, 38 from each other.
In some embodiments, the semi-flex PCB portions can be formed as connector sections between rigid PCB portions, such as the configuration shown in
An advantage of using the plating resist and dummy core in the manufacturing process is that relatively early in the manufacturing process a final circuit surface, for example the inner core circuitry, can be prepared and protected during subsequent process steps. The final circuit surface can be re-exposed later in the process without having been contaminated.
The present application has been described in terms of specific embodiments incorporating details to facilitate the understanding of the principles of construction and operation of the printed circuit board. Many of the components shown and described in the various figures can be interchanged to achieve the results necessary, and this description should be read to encompass such interchange as well. As such, references herein to specific embodiments and details thereof are not intended to limit the scope of the claims appended hereto. It will be apparent to those skilled in the art that modifications can be made to the embodiments chosen for illustration without departing from the spirit and scope of the application.
Number | Date | Country | Kind |
---|---|---|---|
2015 1 0770530 | Nov 2015 | CN | national |
Number | Name | Date | Kind |
---|---|---|---|
3739232 | Grossman | Jun 1973 | A |
3755061 | Schurb | Aug 1973 | A |
3834823 | Seregely | Sep 1974 | A |
4055424 | Chu | Oct 1977 | A |
4069497 | Steidlitz | Jan 1978 | A |
4338149 | Quaschner | Jul 1982 | A |
4356619 | Snyder | Nov 1982 | A |
4447286 | Weglin | May 1984 | A |
4518833 | Watkins | May 1985 | A |
4568629 | Kinashi | Feb 1986 | A |
4670351 | Keane | Jun 1987 | A |
4691419 | Keeler | Sep 1987 | A |
4711026 | Swiggett | Dec 1987 | A |
4712160 | Sato et al. | Dec 1987 | A |
4726114 | Staviski | Feb 1988 | A |
4795512 | Nakatani | Jan 1989 | A |
4828961 | Lau | May 1989 | A |
4899256 | Sway-Tin | Feb 1990 | A |
4941516 | Weiswurm | Jul 1990 | A |
5004639 | Desai | Apr 1991 | A |
5101322 | Ghaem et al. | Mar 1992 | A |
5116440 | Takeguchi | May 1992 | A |
5121297 | Haas | Jun 1992 | A |
5153050 | Johnston | Oct 1992 | A |
5175047 | McKenney | Dec 1992 | A |
5206463 | DeMaso | Apr 1993 | A |
5227223 | Morgan | Jul 1993 | A |
5235491 | Weiss | Aug 1993 | A |
5272599 | Koenen | Dec 1993 | A |
5295044 | Araki et al. | Mar 1994 | A |
5347712 | Yasuda | Sep 1994 | A |
5365403 | Vinciarelli et al. | Nov 1994 | A |
5409884 | harada | Apr 1995 | A |
5536677 | Hutbacher | Jul 1996 | A |
5784782 | Boyko | Jul 1998 | A |
5838554 | Lanni | Nov 1998 | A |
5872051 | Fallon et al. | Feb 1999 | A |
5873512 | Bielick et al. | Feb 1999 | A |
5876859 | Saxelby, Jr. | Mar 1999 | A |
5920458 | Azar | Jul 1999 | A |
5933324 | Barrett | Aug 1999 | A |
6031281 | Kang | Feb 2000 | A |
6090237 | Reynolds | Jul 2000 | A |
6189771 | Maeda et al. | Feb 2001 | B1 |
6214525 | Boyko | Apr 2001 | B1 |
6243269 | Dibene, II et al. | Jun 2001 | B1 |
6245595 | Nguyen | Jun 2001 | B1 |
6272015 | Mangtani | Aug 2001 | B1 |
6282092 | Okamoto et al. | Aug 2001 | B1 |
6311139 | Kuroda et al. | Oct 2001 | B1 |
6369328 | Munakata | Apr 2002 | B1 |
6459493 | Sugiura | Oct 2002 | B1 |
6541712 | Gately et al. | Apr 2003 | B1 |
6549409 | Saxelby et al. | Apr 2003 | B1 |
6775162 | Mihai et al. | Aug 2004 | B2 |
6795315 | Wu et al. | Sep 2004 | B1 |
7037561 | Narita | May 2006 | B2 |
7208833 | Nobori et al. | Apr 2007 | B2 |
7313464 | Perreault | Dec 2007 | B1 |
7576288 | Kondo | Aug 2009 | B2 |
7676775 | Chen et al. | Mar 2010 | B2 |
7898068 | Smeys | Mar 2011 | B2 |
8020292 | Kumar | Sep 2011 | B1 |
8042445 | Lin | Oct 2011 | B2 |
8222537 | Dudnikov, Jr. | Jul 2012 | B2 |
8302301 | Lau | Nov 2012 | B2 |
8519270 | Chang | Aug 2013 | B2 |
8558116 | Lee | Oct 2013 | B2 |
8707221 | Durkan | Apr 2014 | B2 |
8735739 | Ishihara | May 2014 | B2 |
8882954 | Lee | Nov 2014 | B2 |
8884166 | Inatani | Nov 2014 | B2 |
9338899 | Lee | May 2016 | B2 |
20010003427 | Ferguson et al. | Jun 2001 | A1 |
20010018263 | Ochiai et al. | Aug 2001 | A1 |
20010045297 | Miller et al. | Nov 2001 | A1 |
20020008963 | DiBene, II et al. | Jan 2002 | A1 |
20020092160 | McCullough | Jul 2002 | A1 |
20030007161 | Bowles | Jan 2003 | A1 |
20030164077 | Hill | Sep 2003 | A1 |
20040089472 | Ninomiya | May 2004 | A1 |
20040122606 | Cohen et al. | Jun 2004 | A1 |
20040144527 | Yang et al. | Jul 2004 | A1 |
20040219342 | Boggs | Nov 2004 | A1 |
20050005996 | Mizutani | Jan 2005 | A1 |
20050246590 | Lancaster | Nov 2005 | A1 |
20060043567 | Palanduz | Mar 2006 | A1 |
20060181715 | Bristow | Aug 2006 | A1 |
20060196642 | Gharib | Sep 2006 | A1 |
20070017697 | Hsu | Jan 2007 | A1 |
20070054104 | Ittel | Mar 2007 | A1 |
20070117261 | Ueno | May 2007 | A1 |
20070177075 | Kimoto | Aug 2007 | A1 |
20070198548 | Lee | Aug 2007 | A1 |
20070246254 | Kumar | Oct 2007 | A1 |
20070272435 | Johnson | Nov 2007 | A1 |
20070273011 | Singleton et al. | Nov 2007 | A1 |
20080217708 | Reisner | Sep 2008 | A1 |
20080217768 | Miranda et al. | Sep 2008 | A1 |
20080224026 | Pasternak | Sep 2008 | A1 |
20080253612 | Reyier | Oct 2008 | A1 |
20080301597 | Chen et al. | Dec 2008 | A1 |
20090004438 | Urakawa | Jan 2009 | A1 |
20090014501 | Nishi et al. | Jan 2009 | A1 |
20090257707 | Shibata | Oct 2009 | A1 |
20100159765 | Jian | Jun 2010 | A1 |
20100181104 | Hotta | Jul 2010 | A1 |
20100288540 | Honjo | Nov 2010 | A1 |
20110307752 | Fuji et al. | Dec 2011 | A1 |
20120104591 | Warren | May 2012 | A1 |
20120181074 | Ishihara | Jul 2012 | A1 |
20120234587 | Nakamura | Sep 2012 | A1 |
20120305775 | Krolak | Dec 2012 | A1 |
20130299223 | Yoo | Nov 2013 | A1 |
20130341078 | Hardin | Dec 2013 | A1 |
20140092379 | Niiranen | Apr 2014 | A1 |
20140185060 | Doerband | Jul 2014 | A1 |
20140192346 | Vandervalk | Jul 2014 | A1 |
20140301053 | Lida | Oct 2014 | A1 |
20140355006 | Hotta | Dec 2014 | A1 |
20140355009 | Lin | Dec 2014 | A1 |
20150014029 | Iwayama | Jan 2015 | A1 |
20150047884 | Nagaura | Feb 2015 | A1 |
20150090688 | Ajoian | Apr 2015 | A1 |
20150376444 | Saito | Dec 2015 | A1 |
20160021762 | Kallman | Jan 2016 | A1 |
20160088729 | Kobuke | Mar 2016 | A1 |
20160093540 | Liu | Mar 2016 | A1 |
20160324012 | Qiu | Nov 2016 | A1 |
20170131701 | Nelson | May 2017 | A1 |
20170265298 | Zhang | Sep 2017 | A1 |
Number | Date | Country |
---|---|---|
2008078454 | Apr 2008 | JP |
2015012022 | Jan 2015 | JP |
10-0887133 | Mar 2009 | KR |
100891814 | Mar 2009 | KR |
10-0891814 | Apr 2009 | KR |
Entry |
---|
Final office action dated Jun. 27, 2017, U.S. Appl. No. 15/064,437, filed Mar. 8, 2016 applicant.: JL Zhou, 21 pages. |
Non-Final office Action dated Nov. 1, 2017, U.S. Appl. No. 15/367,679, filed Dec. 2, 2016, applicant: Joan K. Vrtis, 28 pages. |
Non-Final Office Action, dated May 1, 2018, U.S. Appl. No. 15/159,665, filed May 19, 2016, Applicant: Jiawen Chen, 8 pages. |
Non Final Office Action, dated Feb. 27, 2018, U.S. Appl. No. 15/087,793, filed Mar. 31, 2016, Applicant: Pui Yin Yu, 11 pages. |
Non-Final Office Action, dated May 25, 2018, U.S. Appl. No. 15/816,971, filed Nov. 17, 2017, Applicant: Michael James Glickman, 15 pages. |
Number | Date | Country | |
---|---|---|---|
20170142828 A1 | May 2017 | US |