Claims
- 1. An electrically operated, directly overwritable, single-cell memory element, comprising:
a phase-change memory material; a first electrical contact, said first contact being a first thin-film layer having a sidewall electrically coupled to said memory material; and a second electrical contact electrically coupled to said memory material, said second contact spacedly disposed from said first electrical contact.
- 2. The memory element of claim 1, wherein said second electrical contact is a second thin-film layer having a sidewall electrically coupled to said memory material.
- 3. The memory element of claim 1, wherein the height of the sidewall of said first thin-film layer corresponds to the thickness of said first thin-film layer.
- 4. The memory element of claim 2, wherein the height of the sidewall of said second thin-film layer corresponds to the thickness of said second thin-film layer.
- 5. The memory element of claim 1, wherein said first thin-film layer and said memory material have an area of contact proportional to the thickness of said first thin-film layer.
- 6. The memory element of claim 2, wherein said second thin-film layer and said memory material have an area of contact proportional to the thickness of said second conductive layer.
- 7. The memory element of claim 1, wherein the sidewall of said first thin-film layer being substantially perpendicular to a substrate of said memory element.
- 8. The memory element of claim 2, wherein the sidewall of said second thin-film layer being substantially perpendicular to a substrate of said memory element.
- 9. The memory element of claim 1, wherein said phase-change memory material comprises a chalcogen element.
- 10. The memory element of claim 7, wherein said phase-change memory material comprises a chalcogen element.
- 11. The memory element of claim 1, wherein a dielectric material is disposed between said first electrical contact and said second electrical contact.
- 12. The memory element of claim 1, wherein essentially all communication between said first electrical contact and said memory material is through said sidewall.
- 13. The memory element of claim 2, wherein essentially all communication between said second electrical contact and said memory material is through said sidewall.
- 14. The memory element of claim 1, wherein said first electrical contact comprises a conductive material.
- 15. The memory element of claim 1, wherein said second electrical contact comprises a conductive material.
- 16. The memory element of claim 1, wherein the sidewall of said first thin-film layer at least partially encircles said memory material.
- 17. The memory element of claim 2, wherein the sidewall of said second thin-film layer at least partially encircles said memory material.
- 18. The memory element of claim 1, wherein said first thin-film layer has a thickness between 50 Angstroms and 500 Angstroms.
- 19. The memory element of claim 2, wherein said second thin-film layer has a thickness between 50 Angstroms and 500 Angstroms.
- 20. The memory element of claim 1, wherein said memory element is electrically programmable to at least three resistance values.
- 21. An electrically programmable memory element, comprising:
a phase-change memory material; a first conductive layer in electrical communication with said memory material, essentially all of said communication between said first conductive layer and said memory material occurring through a sidewall of said first conductive layer.
- 22. The memory element of claim 21, further comprising a second conductive layer in electrical communication with said memory material, essentially all of said communication between said second conductive layer and said memory material occurring through a sidewall of said second conductive layer.
- 23. The memory element of claim 21, wherein the height of the sidewall of said first conductive layer corresponds to the thickness of said first conductive layer.
- 24. The memory element of claim 22, wherein the height of the sidewall of said second conductive layer corresponds to the height of said second conductive layer.
- 25. The memory element of claim 21, wherein said first conductive layer and said memory material have an area of contact proportional to the thickness of said first conductive layer.
- 26. The memory element of claim 22, wherein said second conductive layer and said memory material have an area of contact proportional to the thickness of said second conductive layer.
- 27. The memory element of claim 21, wherein the sidewall of said first conductive layer being substantially perpendicular to a substrate of said memory element.
- 28. The memory element of claim 22, wherein the sidewall of said second conductive layer being substantially perpendicular to a substrate of said memory element.
- 29. The memory element of claim 21, wherein said memory material comprises a chalcogen element.
- 30. The memory element of claim 27, wherein said memory material comprises a chalcogen element.
- 31. The memory element of claim 22, wherein a dielectric material is disposed between said first conductive layer and said second conductive layer.
- 32. The memory element of claim 21, wherein said first conductive layer has a thickness between 50 Angstroms and 500 Angstroms.
- 33. The memory element of claim 22, wherein said second conductive layer has a thickness between 50 Angstroms and 500 Angstroms.
- 34. The memory element of claim 22, wherein said memory element is electrically programmable to a least three resistance values.
- 35. A method of making an electrically programmable memory element, comprising:
providing a first dielectric layer; forming a first conductive layer over said first dielectric layer; forming a second dielectric layer over said first conductive layer; and introducing a phase-change memory material electrically coupled to a sidewall of said first conductive layer.
- 36. The method of claim 35, further comprising the step of forming a second conductive layer over said second dielectric layer before introducing said phase-change material, said phase-change material being electrically coupled to a sidewall of said second conductive layer.
- 37. The method of claim 35, wherein said introducing said phase-change material comprises the steps of:
forming an opening in said second dielectric layer and said first conductive layer so as to expose the sidewall surface of said first conductive layer and to expose said first dielectric layer; and depositing a phase-change material within said opening.
- 38. The method of claim 35, wherein said sidewall is substantially perpendicular to a substrate of said memory element.
- 39. The method of claim 35, wherein said phase-change material comprises a chalcogen element.
- 40. The method of claim 38, wherein said phase-change material comprises a chalcogen element.
- 41. The method of claim 35, wherein said opening is a hole.
RELATED APPLICATION INFORMATION
[0001] The present application is a continuation-in-part of U.S. patent application Ser. No. 09/276,273, filed Mar. 25, 1999, which is a continuation-in-part of U.S. patent application Ser. No. 08/942,000, filed Oct. 1, 1997, now abandoned. U.S. patent application Ser. No. 09/276,273 is hereby incorporated by reference herein.
Continuation in Parts (2)
|
Number |
Date |
Country |
| Parent |
09276273 |
Mar 1999 |
US |
| Child |
10848999 |
May 2004 |
US |
| Parent |
08942000 |
Oct 1997 |
US |
| Child |
09276273 |
Mar 1999 |
US |