Claims
- 1. A chip package comprising:
a laminated substrate having at least one conductive layer; and at least one dielectric layer bonded to the conductive layer, the dielectric layer having a glass transition temperature Tg greater than 200° C. and a volumetric coefficient of thermal expansion of ≦75 ppm/° C.; and a semiconductor device electrically attached to the laminated substrate.
- 2. The chip package according to claim 1, wherein the at least one conductive layer and the at least one dielectric layer are bonded together so that the thickness of the laminated substrate is between about 5 mils and about 20 mils thick, inclusive.
- 3. The chip package according to claim 1, wherein the dielectric layer is selected from the group consisting of: polyimides, polyimide laminates and epoxy resins.
- 4. The chip package according to claim 1, wherein the dielectric layer is an expanded organic material having an inorganic filler material.
- 5. The chip package according to claim 4, wherein the expanded organic material is a fluoropolymer matrix.
- 6. The chip package according to claim 4, wherein the fluoropolymer matrix is formed from the group consisting of: polytetrafluoroethylene and expanded polytetrafluoroethylene.
- 7. The chip package according to claim 1, wherein the dielectric layer further includes a resin selected from the group consisting of: a blend of cyanate ester and epoxy, a bismalyimide resin, benzocyclobutene resin, and a polyimide.
- 8. A chip package comprising:
a laminated substrate having at least one conductive layer and at least one dielectric layer bonded to the conductive layer, the dielectric layer including expanded polytetrafluoroethylene, and wherein the dielectric layer has a glass transition temperature (Tg) greater than 200° C. and a volumetric coefficient of thermal expansion of ≦75 ppm/° C.; and a semiconductor device electrically attached to the laminated substrate.
- 9. A chip package comprising:
a laminated substrate having at least one conductive layer and at least one dielectric layer bonded to the conductive layer, the dielectric layer including expanded polytetrafluoroethylene, an organic resin and an inorganic filler which is a particulate, and wherein the dielectric layer has a glass transition temperature (Tg) greater than 200° C.; and a semiconductor device electrically attached to the laminated substrate.
- 10. The chip package according to claim 1, 8, or 9, wherein the semiconductor device has a first coefficient of thermal expansion α1, and
wherein the laminated substrate has a second coefficient of thermal expansion α2, the second coefficient of thermal expansion α2 being different from the first coefficient of thermal expansion α1 by ≦20 ppm.
- 11. The chip package according to claim 1, 8, or 9, wherein the semiconductor device has a first coefficient of thermal expansion α1, and
wherein the laminated substrate has a second coefficient of thermal expansion α2, wherein the second coefficient of thermal expansion α2 is nominally 15 ppm different from the first coefficient of thermal expansion α1.
- 12. The chip package according to claim 8 or 9, wherein the at least one conductive layer and the at least one dielectric layer are bonded together so that the thickness of the laminated substrate is between about 5 mils and about 20 mils thick, inclusive.
RELATED APPLICATIONS
[0001] This application is a Continuation of application Ser. No. 09/678,556, which is a Continuation of application Ser. No. 09/007,987 which is a Continuation-In-Part of application Ser. No. 08/752,492.
Continuations (2)
|
Number |
Date |
Country |
Parent |
09678556 |
Oct 2000 |
US |
Child |
09950131 |
Sep 2001 |
US |
Parent |
09007987 |
Jan 1998 |
US |
Child |
09678556 |
Oct 2000 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08752492 |
Nov 1996 |
US |
Child |
09007987 |
Jan 1998 |
US |