Electronic chip package

Information

  • Patent Grant
  • 6544638
  • Patent Number
    6,544,638
  • Date Filed
    Monday, September 10, 2001
    23 years ago
  • Date Issued
    Tuesday, April 8, 2003
    21 years ago
Abstract
An electronic chip package is provided having a laminated substrate. The laminated substrate includes at least one conductive layer and at least one dielectric layer which is bonded to the conductive layer. The dielectric layer has a glass transition temperature Tg greater than 200° C. and a volumetric coefficient of thermal expansion of ≦75 ppm/° C. A semiconductor device is electrically attached to the laminated substrate.
Description




FIELD OF THE INVENTION




The present invention relates to the field of integrated circuit packaging, methods of manufacturing integrated circuit packaging interconnections, and more particularly, to methods and apparatuses for forming vias in a multilayered substrate having alternating dielectric and conductive layers.




BACKGROUND OF THE INVENTION




Interconnection and packaging related issues are among the main factors that determine not only the number of circuits that can be integrated on a chip, but also the performance of the chip. These issues have gained in importance as advances in chip design have led to reduced feature sizes of transistors and enlarged chip dimensions. Industry has come to realize that merely having a fast chip will not result in a fast system; it must also be supported by an equally fast and reliable package or packaging.




Essentially, a package or packaging supplies the chip with signals and power, and performs other functions such as heat removal, physical support and protection from the environment. Another important function is simply to redistribute the tightly packed I/Os off the chip to the I/Os of a printed wiring board.




An example of a package-chip system is a “flip-chip” integrated circuit mounted on an area array organic package. Flip-chip mounting entails placing solder bumps on a die or chip, flipping the chip over, aligning the chip with the contact pads on a substrate, and re-flowing the solder balls in a furnace to establish bonding between the chip and the substrate. This method is advantageous in certain applications because the contact pads are distributed over the entire chip surface rather than being confined to the periphery as in wire bonding and most tape-automated bonding (TAB) techniques. As a result, the maximum number of I/O and power/ground terminals available can be increased, and signal and power/ground interconnections can be more efficiently routed on the chips.




With flip-chip packaging, thermal expansions due to mismatches between the semiconductor chip and the substrate can cause strains at the bumps, and thus, could lead to failure. Regardless of which packaging technique is employed, material issues such as the aforementioned thermally induced strain causes a chip package designer to select and match materials with great care.




In the manufacture of integrated circuit packaging, the chip package designer attempts to obtain ever greater wiring densities while at the same time forming interconnections between adjacent layers that provide reliable circuits with as little inductance and resistance as possible. Thus, the formation of high quality via holes, or vias, that are used for interconnections, is an important aspect of forming high quality interconnections.




It has been known to use lasers to form vias in multilayered ceramic packages or substrates. For example, U.S. Pat. No. 5,378,313 to Pace discloses a process for manufacturing a multilayer hybrid for a ceramic multichip module (MCM-C) device that uses a metallic conductive pattern layer formed on an inorganic insulating layer. Vias having a diameter of between 25-125 μm are formed by laser drilling through an inorganic insulating layer for making electrical connections between conductive pattern layers. According to Pace, the overall thickness of the inorganic insulating layers should be less than 50 μm, preferably less than 40 μm, and more preferably less than 30 μm.




It has been known to form blind-vias using lasers operating predominately in a scanning mode using excimer gas lasers in the 193 nanometer (nm), 248 nm, and 308 nm ranges. The beam is scanned over a metal mask and then focused to a spot through apertures formed in the mask. However, the mask tends to absorb the laser energy, thus generating heat distortion, forming oxides and/or redepositing ablated material onto the surface of the mask.




The current trend in integrated circuit packaging technology is shifting from the ceramic substrate-based interconnection circuit devices to organic substrate-based interconnection circuit devices for single chip modules (SCMs) and multi-chip modules (MCMs) because the organic substrate-based devices are less expensive to process and fabricate. However, the lasers known for via formation in the past are not generally suitable for use with organic-based multilayer packages.




The MCM-C devices are typically formed by multilayer conductive patterns that are combined together in a co-fired monolithic structure. Each layer of an MCM-C device is formed from a green ceramic tape having a conductive pattern printed on the green tape. Vias for interconnecting the different layers are punched, or laser drilled, through a green tape layer. The individual green tape layers are then laminated together and co-fired to form the monolithic structure. MCM-C devices suffer from lamination size variations caused by shrinkage when fired.




When relatively thinner conventional organic substrate-based interconnection circuit devices are attached to an integrated circuit die, the thinner structures of the devices flex and bend more readily than the thicker ceramic substrate devices because of differences in the coefficients of thermal expansion (CTE) between the materials used in the organic substrate devices and the integrated circuit die or chip, and because of mechanical stresses that occur when the interconnection devices and the chips are attached. Relatively thicker conventional organic-substrate-based interconnection devices do not experience the same degree of flexure as the relatively thinner conventional devices primarily because of the differences in relative stiffnesses. That is, the flexural or bending modulus of an interconnection device increases proportionally to the thickness of the device cubed. So, an interconnection device that is twice as thick as another interconnection device made of the same substrate has a flexural modulus that is eight times greater.




A need exists for an integrated circuit package, and methods of making such a package, made of organic-based-substrate materials that have small via diameters and high via aspect ratios, and that provide high conductor routing density. Additionally, there is a need for an interconnection device formed from an organic dielectric substrate material that has a coefficient of thermal expansion (CTE) that matches the CTE of a printed circuit board and the CTE of an integrated circuit chip to which the interconnection device is bonded so that the bending effects caused by CTE mismatch are minimized.




SUMMARY OF THE INVENTION




An electronic chip package is provided having a laminated substrate. The laminated substrate includes at least one conductive layer and at least one dielectric layer which is bonded to the conductive layer. The dielectric layer has a glass transition temperature T


g


greater than 200° C. and a volumetric coefficient of thermal expansion of ≦75 ppm/° C. A semiconductor device is electrically attached to the laminated substrate.




The present invention provides an electronic chip package having vias and a method for making vias in an interconnection circuit device. The vias formed by the present invention have smaller entrance diameters, exit diameters, greater aspect ratios and lower average via resistances than vias formed by conventional techniques. Additionally, the present invention provides an improved high-volume manufacturing yield over conventional approaches because a high degree of manufacturing repeatability is ensured by the present invention. For example, vias produced according to the present invention have low entrance and exit diameter variances, low average via resistances, and correspondingly low via resistance variances.











BRIEF DESCRIPTION OF THE DRAWINGS




The present invention is illustrated by way of example and not limitation in the accompanying figures in which like reference numerals indicate similar elements and in which:





FIG. 1

is a cross-sectional view of a laminated substrate having a blind-via and a through-via formed by a method of the present invention;





FIG. 2

is a photomicrograph showing a blind-via and a through-via formed by a method and an apparatus of the present invention;





FIG. 3

is a schematic view of a laser system for forming vias according to the present invention;





FIG. 4

is a graph showing laser output power as a function of pulse repetition rate;





FIGS. 5A and 5B

are sectional views showing a multilayered substrate having a blind-via formed therein, with

FIGS. 5A and 5B

showing different stages of development of the blind-via;





FIGS. 6A and 6B

are graphs showing average resistance of a blind-via without post-pulse treatment and with post-pulse treatment, respectively;





FIGS. 7A and 7B

are sectional views showing a through-via in different stages of development;





FIG. 8A

is a sectional view of a multilayered substrate having a low impedance via pattern;





FIG. 8B

is a schematic view of a current path which illustrates the mutual impedance cancellation resulting from the pattern of vias;





FIG. 8C

is a partial top plan view of a multilayered substrate showing the pattern of vias that optimize density;





FIG. 9

is a top view of a kelvin resistor used as a fiducial check according to the present invention;





FIG. 10

shows a cross-sectional view of a flip-chip MCM package using a laminated substrate according to the invention as an interconnection circuit device;





FIG. 11

is a scanning electron micrograph of a porous polymer used for a filler containing dielectric according to the present invention;





FIG. 12

is a schematic of a porous polymer containing an adhesive filler according to the present invention;





FIG. 13

illustrates an expanded or stretched polytetrafluoroethylene film (A) containing nodes (B) and interconnected with fibrils (C) without a particulate filler;





FIG. 14

illustrates an expanded or stretched polytetrafluoroethylene film where the open volume defined by a node-and-fibril structure includes a particle-filled adhesive;





FIG. 15

illustrates an expanded or stretched polytetrafluoroethylene film where the open volume defined by the node-and-fibril structure includes a particle-filled adhesive, and filler particles are also located in the fibril-node structure; and





FIG. 16

illustrates a composite of the subject invention adhered to a layer of metal.











DETAILED DESCRIPTION OF THE INVENTION




Referring to

FIG. 1

, a laminated substrate


1


is constructed by serially, or sequentially, by laminating alternating layers of conductive and dielectric layers together. The various layers are positioned in a stack and then pressed together, usually with a dielectric material in a b-stage of curing so that the layers are not fully cured until after pressing.




Laminated substrate


1


may include any number of layers. Dielectric layers


3


and


4


are disposed on opposite sides of the core layer


2


, and conductive layers


5


and


6


are disposed on the dielectric layers


3


and


4


, respectively. A dielectric layer


7


is provided on the conductive layer


5


, and a dielectric layer


8


is provided on the conductive layer


6


. A conductive layer


9


is provided on the dielectric layer


7


and a conductive layer


10


is provided on the dielectric layer


8


.




The layers are applied serially such that at first the core layer


2


, dielectric layers


3


and


4


and conductive layers


5


and


6


are pressed and bonded together. The conductive layers are patterned, and any necessary blind-vias to connect conductive layers


3


and


4


are formed before the remaining layers are bonded to the structure. Subsequently, the additional dielectric layers


7


and


8


and conductive layers


9


and


10


are bonded to the other layers as shown in FIG.


1


.




Alternatively, several metal/dielectric/metal layers can be simultaneously pressed together, rather than being done in series. This type of assembly could obviate the need for a core layer, such as core layer


2


in FIG.


1


. Whether done serially or simultaneously, larger or smaller numbers of layers can be employed. Seven and nine layer substrates have many practical applications, as does the illustrated five conductive layer substrate.




A blind-via


11


extends through dielectric layer


7


and a through-via


12


extends through the entire laminated substrate


1


. The laser drilling techniques employed to form vias


11


and


12


will be described more fully below. Vias


11


and


12


have entrance diameters of between 10 μm and 75 μm, inclusive. Further, through-vias formed using the methodology of the present invention are reliably and repeatably formed to have an aspect ratio, that is, the ratio of via depth to via diameter D


1


, of between 3:1 to 25:1, inclusive.





FIG. 2

is a photomicrograph of a blind-via and a through-via that were formed by the methods of the present invention. The blind-via has an entrance diameter of 50 μm and an aspect ratio of 1:1, and the through-via has an entrance diameter of 50 μm and an aspect ratio of 6:1. These are representative of the via sizes and aspect ratios achievable using the methodology and apparatuses described herein.




Core layer


2


is made of a conductive material, such as a 1 oz. copper layer having a nominal thickness of 38 μm. Other well-known conductive core materials can also be used, such as aluminum for example. Core layer


2


provides structural support for the alternately disposed dielectric and conductive layers. Typically, core layer


2


is electrically grounded when the laminated substrate is assembled as an interconnection circuit device in an integrated circuit package.




The conductive and dielectric layers shown in

FIG. 1

are disposed symmetrically about core layer


2


. That is, each dielectric or conductive layer formed on one side of core layer


2


has a corresponding layer of the same material formed on the opposite side of core layer


2


. Consequently, the following description sets forth a method for forming vias with respect to only one side of core layer


2


, but a similar approach is used for forming vias on the other side of core layer


2


. Additionally, while the laminated substrate shown in

FIG. 1

has only two dielectric layers and two conductive layers symmetrically formed on each side of core layer


2


, the laminated substrate of the present invention can have any number of alternately disposed dielectric and conductive layers symmetrically formed on opposite sides of the core layer.




Dielectric layers


3


,


4


,


7


, and


8


are preferably made from laminates of high-temperature organic dielectric substrate materials, such as, but not limited to, polyimides and polyimide laminates, epoxy resins, organic materials, or dielectric materials comprised at least in part of polytetrafluoroethylene, with or without a filler. A more detailed description of these materials is provided hereinbelow. Conductive layers


5


,


6


,


9


and


10


are preferably formed from a conductive material, such as copper.




Dielectric layers


3


and


4


are laminated onto core layer


2


by placing the core between two sheets of dielectric material and pressing them together. When core layer


2


is made of copper, copper oxide layers


2


A and


2


B, commonly known as a brown, black or red oxide, are preferably provided on opposite surfaces of core layer


2


for promoting adhesion of dielectric layers


3


and


4


to core layer


2


. Copper oxide layers


2


A and


2


B are formed on the core layer


2


by using standard surface treatment techniques, such as immersing the core layer in a brown oxide bath or a red oxide bath solution, commercially available from McGean Rohco, at a temperature of between 120° F. to 150° F. for between 30 seconds to 5 minutes.




Dielectric layers


3


and


4


are formed from an organic substrate material, such as a high-temperature organic dielectric substrate material, to have a thickness of between about 12 μm to 100 μm, inclusive. As a representative example, dielectric layers


3


and


4


could have a nominal thickness of about 50 μm.




Conductive layers


5


and


6


are stacked on top of dielectric layers


3


and


4


and laminated together in the first pressing operation, in which core


2


, dielectric layers


3


and


4


and conductive layers


5


and


6


are pressed to form a laminated subassembly. In a second pressing operation, dielectric layers


7


and


8


and conductive layers


9


and


10


are stacked and pressed to form laminated substrate


1


, shown in FIG.


1


.




The conductive layers are made of a conductive material, preferably a ½ oz. copper layer having a nominal thickness of 19 μm. In the final interconnection circuit device, conductive layers


5


and


6


are typically power layers, but can also be signal layers. Design and application considerations determine the package construction.




When conductive layers


5


and


6


are made of copper, copper oxide layers


5


A and


6


A are formed on conductive layers


5


and


6


, respectively, for promoting adhesion of dielectric layers


7


and


8


to conductive layers


5


and


6


. Copper oxide layers


5


A and


6


A are formed on the conductive layers


5


and


6


, respectively, by using known techniques, such as immersing the substrate in a brown oxide bath or a red oxide bath solution, commercially available from McGean Rohco, at a temperature of between 120° F. to 150° F. for between 30 seconds to 5 minutes.




Dielectric layers


7


and


8


are preferably formed from an organic substrate material, such as a high-temperature organic dielectric substrate material, to have a thickness of between about 12 μm to 100 μm, inclusive. As a representative example, dielectric layers


7


and


8


could have a nominal thickness of about 50 μm.




Conductive layers


9


and


10


are made of a conductive material, and are preferably a ⅛ oz. copper layers having a nominal thickness of 5 μm. Typically, conductive layers


9


and


10


are conventional signal/pad layers in the final interconnection circuit device, but can also be power/pad layers.




Laser System for Forming Vias




The vias shown in

FIG. 1

are formed using the laser system


20


shown in FIG.


3


. Laser system


20


includes a laser source


22


which outputs a pulsed laser beam


22


A that is directed through a laser optic system. The optic system includes mirrors


24


and


26


, and a focusing lens


28


which directs a focused beam through a patterned mask


30


, used when blind-vias are formed, onto a workpiece


32


positioned on an X-Y positioning table


34


. The focused beam forms a focal spot on the substrate underlying the mask


30


. The focal spot can be circular or oval in shape.




Workpiece


32


of

FIG. 3

is a laminated substrate that includes a plurality of alternately disposed dielectric and conductive layers, such as the laminated substrate


1


shown in FIG.


1


. After additional laminations are applied, the blind-vias or through-vias formed in one step become buried vias. Blind-vias can also be formed on the bottom-most or top-most dielectric layer, as exemplified by blind-via


11


of FIG.


1


.




Laser system


20


includes a controlling device, such as computer


36


, that controls the position of the focal spot of the laser beam with respect to workpiece


32


. Computer


36


controls the positioning of the focal spot by issuing control signals S


1


to an actuator


38


which moves lens


28


in the X direction. Computer


36


further issues control signals S


2


to an actuator


40


which moves the positioning table


34


in the Y direction. The combined X and Y motion allows system


20


to move the laser beam in a manner programmed by computer


36


to form a desired type of via.




Other X-Y positioning may be employed, including galvanometers for controlling the position of mirrors


24


and


26


. Galvanometers of this type are commercially available and can be installed in commercially available laser apparatuses. In any event, computer


36


can be pre-programmed for establishing the pattern of motion of the beam spot to form the desired vias. Moreover, computer


36


is operatively coupled to laser source


22


for establishing lasing parameters such as direction, speed of the beam path (in millimeters per second), pulse repetition rate, and power.




To adjust peak pulse power, computer


36


can implement a change in pulse repetition frequency, which affects peak power both by changes in average power and pulses per second, as well as the pulse duration in ns. This is best done by changing pulse intervals with electronic or acousto-optic Q-switching. Power per pluse can also be changed by adjusting the current to the laser excitation source, such as in arc lamp.




The preferred pattern of movement of the laser focal spot is “trepanning” the spot, in which the beam spot starts in the center of the desired via, and gradually spirals outwardly to an outer diameter of the via. At that point the beam is caused to orbit around the via center for as many revolutions as is determined necessary for the particular via. Upon completion, the focal spot is caused to spiral back to the center and thereafter awaits the next command. An example of a trepanning velocity is 3 millimeters per second.




Choice of laser is important to the present invention. The preferred lasers are pulsed solid state lasers such as the frequency-tripled Nd:YAG (neodymium yttrium aluminum garnet) laser emitting at a 355 nm wavelength or a frequency-quadrupled Nd:YAG laser emitting at a 266 nm wavelength. Such lasers are commercially available as the Model 5000 Laser Processing System produced by Electro Scientific Industries of Portland, Oreg., USA.





FIG. 4

is a graph showing an example of laser output power as a function of pulse repetition frequency for laser source


22


. As is evident therefrom, there is a non-linear relationship between average power and frequency, but up to a maximum value of average power, the pulse frequency can be increased to provide increased average power.




In changing the laser energy density in situ, the computer can control the Q-switch to vary the pulse repetition rate. Table 1 demonstrates how the laser energy and power change with repetition rate for the 355 nm Nd:YAG laser:
















TABLE 1









Rep.Rate




Average




Pulse




Energy per




Power






(Hz)




Power(mW)




Width(nm)




Pulse(mJ)




per Pulse(kW)



























2000




680




40




340




8.5






3000




770




48




255




5.3






4000




770




55




195




3.5






5000




725




63




145




2.3






6000




685




70




115




1.6






7000




630




78




90




1.2






8000




580




85




75




.9






9000




535




93




60




.6






10000 




500




100 




50




.5














Similarly, Table 2 demonstrates how the laser energy and power change with repetition rate for the 266 nm Nd:YAG laser:
















TABLE 2









Rep.Rate




Average




Pulse




Energy per




Power






(Hz)




Power(mW)




Width(nm)




Pulse(mJ)




per Pulse(kW)



























2000




330




40




165




4.1






3000




380




48




125




2.6






4000




350




55




90




1.6






5000




290




63




60




1.0






6000




280




70




45




0.6






7000




240




78




35




0.4






8000




180




85




25




0.3






9000




140




93




15




0.2






10000 




130




100 




15




0.1














When the laser focal spot geometry is added to the above, energy density can be calculated. The energy density is one of the primary parameters for setting laser ablation of the substrates to form vias in the organic substrates described herein.




Method of Laser Drilling Blind-Vias




Referring to

FIG. 5A

, a laminated multilayered substrate


42


includes a blind-via


44


formed therein according to the methods and laser drilling apparatus of the present invention. Typically, blind-vias are formed through only one dielectric layer and are used for routing connections between two adjacent conductive layers. However, blind-vias can be formed using the present invention that go through a plurality of laminated substrate layers in order to connect multi-conductive layers.




The range of aspect ratios for blind-vias that are achievable by the present invention is 1:1 to 5:1, inclusive. For example, a blind-via may be formed having a via entrance width of 50 μm and extending through a dielectric layer having a thickness of 50 μm (1:1).




As seen in

FIG. 5A

, laminated substrate


42


includes an outer conductive layer


46


having a preformed aperture


46


A formed at the location where blind-via


44


is to be formed. Substrate


42


further includes a dielectric layer


48


, a conductive layer


50


, a dielectric layer


52


and a conductive layer


54


. Aperture


46


A is formed by conventional means, such as by a chemical etching process, so that dielectric layer


48


is exposed through aperture


46


A. In particular, conductive layer


46


is coated with a photo-absorptive material, and then the photo-absorptive materials are imaged with a pattern for aperture


46


A. The imaged photo-absorptive layer is developed and the exposed portion of conductive layer


46


is chemically etched to form aperture


46


A.




After aperture


46


A is formed, the photo-absorptive material used to image conductive layer


46


and form opening


46


A can be left on, rather than being etched away, to leave a polymeric photo-absorptive layer


56


on conductive layer


46


. Photo-absorptive layer


56


is between 5 μm and 50 μm thick and, preferably, is nominally 25 μm thick. Suitable photo-absorptive materials are any of a variety of commercially available photoresists.




With photo-absorptive layer


56


in place, substrate


42


is then placed on the positioning table


34


of FIG.


3


. The laser beam is positioned so that laser focal spot is focused to a predetermined spot size inside of aperture


46


A where blind-via


44


is to be drilled. The output power level, the pulse repetition frequency, the pulse length or duration and laser focal spot size are adjusted accordingly so that an energy density per pulse is applied to substrate


42


, and more specifically, to dielectric layer


48


, that is greater than an ablation energy density threshold of dielectric layer


48


, but is less than an ablation energy density threshold of conductive layer


50


(located below dielectric layer


48


).




When using a 355 nm laser source, the beam ablates material in the blind-via to a point where the beam begins to be partially reflected by the underlying conductive layer


50


, and thus, further exposure to the beam forms an undesirable copper oxide due to local heating. At this point, a post-pulse processing technique is used for further processing blind-via


44


to completely remove any remaining dielectric material


48


A. Complete removal provides a reduced resistance and resistance variance of via


44


.




For post-pulse processing, the output power level of laser


22


is increased in situ over the drilled via to an energy density level per pulse that exceeds the ablation threshold of conductive layer


50


by adjusting the energy density of the laser beam. The number of pulses and peak power of each pulse applied to conductive layer


50


at the increased energy density is selected so that the surface of conductive layer


50


at the bottom of blind-via


44


becomes molten, but is not rapidly ablated and drilled. Since the energy density per pulse has been increased, the remaining dielectric layer


48


A is completely ablated.




The material from dielectric layer


48


that is ablated during laser drilling is vaporized and pulled through a local source of exhaust, or is redeposited on polymeric photo-absorptive layer


56


surrounding aperture


46


A. After via


44


achieves the depth shown in

FIG. 5A

, photo-absorptive layer


56


and the ablated material redeposited thereon are removed using known techniques, such as chemically stripping. The blind-via shown in

FIG. 5A

was formed using a photo-absorptive layer on the surface of the laminated substrate before laser drilling. When the energy density per pulse applied to the substrate is larger than what is needed for drilling a via, nodules, or beads, are formed on conductive layer


48


around the via entrance that adversely affect the overall yield and the reliability of an interconnection circuit device.




For the initial drilling of a blind-via, laser source


22


(

FIG. 3

) can be adjusted to have a desired power output and pulse repetition frequency, such as between 1 KHz and 15 KHz, inclusive.




When the laser is a tripled Nd:YAG laser emitting at a wavelength of 355 nm, the energy density per pulse applied to dielectric layer


48


(

FIG. 5A

) is between 0.5 J/cm


2


and 11 J/cm


2


, and preferably is nominally 5 J/cm


2


. When dielectric layer


48


is made of a ePTFE matrix material, the energy density per pulse is preferably between 3 J/cm


2


and 4 J/cm


2


. When dielectric layer


48


includes a filler, the energy density per pulse is preferably about 7 J/cm


2


. When the laser emits at a 355 nm wavelength, the laser is preferably adjusted to have a pulse repetition frequency of 6000 Hz, a pulse width of 70 ns, and a spot size of 35 μm for a 50 μm diameter via entrance. Pulse widths, as used herein, neglect rise and fall times of a pulse. Spot sizes, as used herein, are approximately 1/e


2


sizes. Other pulse repetition frequencies may also be used with pulse widths that are typically less than 100 ns, as long as a sufficient energy density per pulse for ablating dielectric layer


48


is applied.




When the laser is a quadrupled Nd:YAG laser emitting at a wavelength of 266 nm, the energy density per pulse applied to dielectric layer


48


is between 0.2 J/cm


2


and 3 J/cm


2


, and preferably is nominally 2 J/cm


2


. When the laser emits at a 266 nm wavelength, it is preferably adjusted to have a pulse repetition frequency of 7000 Hz, a pulse width of 78 ns, and a spot size of 30 μm for a 50 μm diameter via mask entrance. Other pulse repetition frequencies may also be used with pulse widths that are typically less than 100 ns as long as a sufficient energy density per pulse for ablating dielectric layer


48


is applied.




The laser beam is preferably applied to dielectric layer


48


within aperture


46


A without trepanning, that is, moving the laser focal spot as the blind-via is being drilled. Alternatively, the laser focal spot can be trepanned in a circular motion within aperture


46


A to form a via having a circular cross-section. Specifically, the focal spot is initially focused to the center point of where the via is to be drilled. As the laser is pulsed, lens


28


and table


34


move in a coordinated fashion so that the focal spot is spirally trepanned outward to a circle having a predetermined diameter, and then trepanned around the circle for as many times as are needed to drill the via, and then spirally trepanned back to the center point before the operating conditions of the laser are changed, or the focal spot is moved to another via. The rate of trepan and the corresponding spacing between each pulse is related to the pulse repetition frequency and the per-pulse power level output from the laser.




For post-pulse processing, the laser power density, repetition rates, and pulse lengths are varied according to specific needs and drilling operations. Some representative values for different lasers for blind-via post-pulse processing are provided in detail hereinafter.




When the laser


22


is a tripled Nd:YAG laser emitting at a wavelength of 355 nm, the energy density per pulse applied to conductive layer


50


for post-pulse processing is greater than 5.5 J/cm


2


, and preferably is nominally 11 J/cm


2


. At this wavelength, the laser is adjusted to have a pulse repetition frequency of 4000 Hz, and a pulse length of 55 ns. A focal spot size of 35 μm is employed. Typically, between 1 and 10 pulses, inclusively, are used for 355 nm post-pulse processing. Other pulse repetition frequencies may also be used with pulse widths that are typically less than 100 ns as long as a sufficient energy density per pulse for ablating conductive layer


50


is applied to conductive layer.




When the laser


22


is a quadrupled Nd:YAG laser emitting at a wavelength of 266 nm, the energy density per pulse applied to conductive layer


50


is greater than 1.5 J/cm


2


, and preferably is nominally 5 J/cm


2


. When the laser


22


emits at a 266 nm wavelength, the laser beam is preferably adjusted to have a pulse repetition frequency of 5000 Hz, a pulse length of 63 ns, and a spot size of 30 μm. Similarly, between 1 and 10 pulses, inclusively, are used for 266 nm post-pulse processing. Other pulse repetition frequencies may also be used with pulse lengths that are typically less than 100 ns as long as a sufficient energy density per pulse for ablating dielectric layer


50


is applied.




After post-pulse processing, and as shown in

FIG. 5B

, blind-via


44


is plated with a conductive material which forms a conductive layer


58


using known techniques such as electroless plating. This plating provides an electrical inter-connection between the two adjacent conductive layers


46


and


50


.




Blind-vias post-pulse processed according to the methodology of the present invention have a reduced average resistance after the conductive material is plated into the blind-via as compared to blind-vias that have not been post-pulse processed. When vias not receiving the post-pulse processing according to the present invention were tested, an average resistance of a blind-via was measured at about 3 mΩ. With post-pulse processing, a comparably produced blind-via had an average resistance of about 2 mΩ. Data taken from the tests are roughly reproduced in graphic form in

FIGS. 6A and 6B

, which show average resistance for different power levels per pulse for blind-vias with (

FIG. 6B

) and without (

FIG. 6A

) post-pulse processing. In

FIG. 6A

, the average resistance of a blind-via produced with no post-pulse processing is 3.2 mΩ with a 3σ point of 7.7 mΩ. Additionally, the data showed that the variance of blind-via resistance, an important process factor, using post-pulse processing according to the present invention, is reduced from 2.4 mΩ


2


to 0.3 mΩ


2


.





FIG. 6B

graphically shows that with post-pulse processing the average resistance is 2.4 mΩ with a 3σ point of 3.9 mΩ. Thus, post-pulse processing of the present invention reduces the average resistance of a blind-via and significantly reduces the distribution of resistances obtained, providing extremely high part yields and well-controlled resistive qualities of blind-vias in an interconnection circuit device.




Tables 3-12 set forth results of a test in which multiple panels of laminated substrates were laser drilled for producing blind-vias having via entrance diameters of 50 μm and an aspect ratio of 1:1 in a SPEEDBOARD® C dielectric material, using a quadrupled Nd:YAG laser emitting at a 266 nm wavelength and with a 25 μm spot size. (SPEEDBOARD is a registered trademark of W. L. Gore & Associates, Inc.) The experimental matrix was a full factorial design comprising 108 blind-via laser conditions. Each group of vias per laser drilled conditions used one of three laser output energy levels, 175 mW, 200 mW and 225 mW. Power was set for the laser rail at 3000 Hz. Each group of blind-vias was subdivided into 3 subgroups that were drilled at one of three pulse repetition frequencies, 6000 Hz, 7000 Hz and 8000 Hz. Pulse width varied between 70 ns for 6000 Hz to 85 ns for 8000 Hz, so that between 5 μJ per pulse and 15 μJ per pulse was applied to the dielectric. Each subgroup of vias was further subdivided into 3 sub—sub groups that were drilled using one of three predetermined number of pulses, 75, 150 and 225. One half of each sub-subgroup was post-pulse processed, while the other half was not post-pulse processed. Post-pulse processing changed the laser conditions in situ over a blind-via so that about 25 μJ per pulse was applied to the substrate.




The average resistance for both panels for all conditions was measured to be 2.83 mΩ. The average resistance for both panels for non-post-pulse processed blind-vias was measured to be 3.22 mΩ. The average resistance for both panels for post-pulse processed blind-vias was measured to be 2.43 mΩ. Table 3 sets forth the average resistance measured for each of the three different energy levels. Table 3 generally shows that an output energy level of 175 mW did not sufficiently ablate all dielectric material from a blind-via, resulting in a higher measured resistance.















TABLE 3











POWER








SETTING




AVERAGE







LEVEL @ 3000




RESISTANCE







Hz (mW)




(mΩ)













175




4.11







200




2.26







225




2.11















Table 4 sets forth the average resistance measured for each of the three different pulse repetition frequencies. Table 4 shows that a higher pulse repetition frequency, with a correspondingly longer pulse width and lower power level, did not sufficiently ablate the dielectric material from a blind-via, resulting in a higher measured resistance.















TABLE 4











PULSE








REPETITION




AVERAGE







FREQUENCY




RESISTANCE







(Hz)




(mΩ)













6000




1.73







7000




2.23







8000




4.51















Table 5 sets forth the average resistance measured for each of the three different predetermined number of pulses used for drilling a via. Table 5 shows that when 75 pulses were used for drilling a via for all output energy levels, the dielectric material was not sufficiently ablated from a blind-via, resulting in a higher measured resistance.















TABLE 5












AVERAGE







NUMBER OF




RESISTANCE







PULSES




(mΩ)













 75




3.89







150




2.36







225




2.22















Table 6 sets forth the average resistance measured for no post-pulse processing and for post-pulse processing. Table 6 shows that post-pulse processing decreased the average resistance for all output energy levels and all pulse repetition frequencies used.















TABLE 6












AVERAGE







POST-PULSE




RESISTANCE







PROCESSING




(mΩ)













NO




3.22







YES




2.43















Table 7 sets forth the average resistance measured as a function of output energy level and pulse repetition frequency. Table 7 shows that a lower pulse repetition frequency, with a correspondingly shorter pulse width and higher power level, provided a lower average resistance.














TABLE 7










PULSE







POWER




REPETITION




AVERAGE






SETTING LEVEL




FREQUENCY




RESISTANCE






@ 3000 Hz (mW)




(Hz)




(mΩ)











175




6000




1.82






175




7000




2.51






175




8000




7.99






200




6000




1.66






200




7000




2.11






200




8000




3.00






225




6000




1.71






225




7000




2.08






225




8000




2.54














Table 8 sets forth the average resistance measured as a function of output energy level and number of pulses used. Table 8 shows that a lower output energy level and a lower number of pulses used for drilling provided a higher average resistance.














TABLE 8









POWER SETTING





AVERAGE






LEVEL @ 3000 Hz




NUMBER OF




RESISTANCE






(mW)




PULSES




(mΩ)

























175




75




6.93






175




150




2.83






175




225




2.56






200




75




2.53






200




150




2.17






200




225




2.07






225




75




2.23






225




150




2.09






225




225




2.03














Table 9 sets forth the average resistance measured as a function of whether post-pulse processing was used. Table 9 shows that use of post-pulse processing decreased average resistance for all output energy levels used. As previously mentioned,

FIGS. 6A and 6B

show a graph of average resistance for different power levels per pulse for blind-vias with and without post-pulse processing for the data of Table 9.














TABLE 9









POWER SETTING








LEVEL @ 3000 Hz




POST-PULSE




AVERAGE






(mW)




PROCESSING




RESISTANCE (mΩ)











175




NO




4.89






175




YES




3.31






200




NO




2.49






200




YES




2.02






225




NO




2.27






225




YES




1.96














Table 10 sets forth the average resistance measured as a function of pulse repetition frequency and whether post-pulse processing was used. Table 10 shows that post-pulse processing decreased the average resistance for all pulse repetition frequencies used.














TABLE 10









PULSE








REPETITION




POST-PULSE




AVERAGE






FREQUENCY (Hz)




PROCESSING




RESISTANCE (mΩ)











6000




NO




1.83






6000




YES




1.64






7000




NO




2.41






7000




YES




2.06






8000




NO




5.42






8000




YES




3.60














Table 11 sets forth average resistance measured as a function of number of pulses used and whether post-pulse processing was used. Table 11 shows that post-pulse processing decreased the average resistance for the different total number of pulses used.














TABLE 11









NUMBER OF




POST-PULSE




AVERAGE






PULSES




PROCESSING




RESISTANCE (mΩ)

























75




NO




4.58






75




YES




3.21






150




NO




2.61






150




YES




2.11






225




NO




2.46






225




YES




1.98














Table 12 sets forth the standard deviation for the average resistance measured for whether post-pulse processing was used. Table 12 shows that post-pulse processing reduced the standard deviation of resistances measured by a factor of 3.

FIG. 6A

graphically shows that the average resistance of a blind-via produced with no post-pulse processing is 3.2 mΩ with a 3σ point of 7.7 mΩ.

FIG. 6B

graphically shows that with post-pulse processing the average resistance is 2.4 mΩ with a 3σ point of 3.9 mΩ.















TABLE 12











POST-PULSE




AVERAGE RESISTANCE







PROCESSING




(mΩ)













NO




1.54







YES




0.54















While the laser power density, repetition rates, and pulse widths can be varied according to specific needs and drilling operations, some representative values for the 355 nm Nd:YAG laser with a 35 μm spot size are provided as follows in Table 13.















TABLE 13









Dielectric




Energy per




Energy Density




Power Density






Material




Pulse (μJ)




J/cm


2






MW/cm


2


)


























CE-epoxy/PTFE




30




3.5




35






post-pulse




100




11




200






CE-




65




7.0




100






epoxy/PTFE/ceramic






filler






post-pulse




100




11




200














Similarly, for the 266 nm wavelength Nd:YAG laser, representative values for forming a blind-via with a 30 μm focal spot are as follows in Table 14.















TABLE 14









Dielectric




Energy per




Energy Density




Power Density






Material




Pulse (μJ)




(J/cm


2


)




(MW/cm


2


)


























CE-epoxy/PTFE




10




1.5




20






post-pulse




20




3




40














For dielectric materials having ceramic filler, higher values are required. For instance, the energy density applied to conductive layer


50


is greater than 4 J/cm


2


, and preferably is nominally 9 J/cm


2


. These values correspond to a pulse repetition frequency of 5000 Hz, a pulse length of 55 ns, and a spot size of 30 μm. For the post-pulse step, between 1 and 10 pulses, inclusively, are used. Other pulse repetition frequencies may also be used with pulse lengths that are typically less than 100 ns as long as a sufficient energy density per pulse for ablating dielectric layer


50


is applied.




Forming blind-vias according to the methodology described above minimizes damage to the mask (layer


30


in FIG.


3


), as well as the copper oxide layers associated with conductive layers


2


A,


2


B,


5


A and


6


A of FIG.


1


and those that would be associated with conductive layers


50


and


54


of

FIGS. 5A and 5B

, the latter being excluded from illustration for clarity. The minimized damage results from minimizing the amount of peak power used for drilling a via. The copper oxide layer is not partially etched back when the laminated substrate is cleaned after laser drilling in an acidic cleaner, thus resulting in a more reliable via because the copper and dielectric layers in the substrate remain adhered to each other in the vicinity of the via.




Methods for Forming Through-Vias




The present invention further entails the formation of through-vias using the laser drilling apparatus shown in FIG.


3


. It is possible, using the present techniques, to drill through-vias having entrance diameters of 75 μm or less and aspect ratios of between 3:1 and 25:1.




Referring to

FIG. 7A

, a laminated substrate


60


is shown with a through-via


62


passing through alternating layers of dielectric and conductive layers. When the through-via


62


is drilled, the conductive and the dielectric layers are drilled at the same time, as described below.




Laminated substrate


60


in

FIG. 7A

is formed with a polymeric photo-absorptive coating


64


on an upper most conductive layer


66


. This photo-absorptive coating is the same type described with respect to

FIG. 5A

, and can be applied using a roll lamination, a spray coating, or a spin-coating technique, for example. Coating


64


is between 5 μm and 50 μm thick and, preferably, nominally 25 μm thick. Suitable photo-absorptive materials for the coating are commercially available. When the photo-absorptive layer is removed after laser drilling, the via entrance is of high-quality since ablated material deposits on layer


64


and is removed.




To form a via exit of high quality, that is, a low exit width variance, a polymeric photo-absorptive layer


68


is formed on the bottom most exposed conductive layer


70


using a known technique, such as a roll lamination, a spray coating or a spin coating process. Photo-absorptive layer


68


has a thickness of between 5 μm to 50 μm, and preferably has a nominal thickness of 25 μm. A series of intermediate alternating layers of conductive layers


72


,


74


, and


76


and dielectric layers


78


,


80


,


82


and


84


are provided between the upper most and lower most conductive layers


66


and


70


.




It is important to maintain planarity of the bottom side of laminated substrate


60


during the process of laser drilling to form through-via


62


. Conventional approaches of holding a laminated substrate against a screen or a honeycomb grid using a vacuum does not provide the required combination of sufficient bottom side planarity and minimal redeposit of material conformal to the bottom side of the substrate. Most vacuum plates are fabricated with aluminum or steel, thus providing a potential for redeposit of metal that is difficult to remove. In some instances, photo-absorptive layer


68


alone is sufficient for providing high-quality via exits. To ensure both an easy to remove redeposit material with via sidewalls, as well as the necessary bottom side planarity, a layer


86


made of conductive material, such as copper, is placed in intimate contact with photo-absorptive layer


68


by taping substrate


60


coated with photo-absorptive layer


68


to a flat conductive plate, such as copper.




To laser drill through-via


62


shown in

FIG. 7A

, substrate


60


is positioned so that the laser focal spot is focused to predetermined X and Y coordinates where through-via


62


is to be drilled. For a through-via having a 50 μm diameter, the output power level, the pulse repetition frequency, the pulse width and laser focal spot size of the laser are adjusted accordingly so that an energy density per pulse is applied to substrate


60


that is greater than an ablation energy density threshold of the conductive layers


66


,


72


,


76


and


70


. For example, the computer of the laser system shown in

FIG. 3

sets the power output and the pulse repetition frequency between 1 KHz and 15 KHz, inclusive, and a pulse length of between 40 ns and 100 ns, inclusive, utilizing a laser spot size of between 25 μm and 35 μm in diameter, for example, to ablate the layers of substrate


60


.




When the laser is a tripled Nd:YAG laser emitting at a wavelength of 355 nm, the energy density per pulse applied to substrate


60


is greater than 2 J/cm


2


, and preferably is nominally 10 J/cm


2


. For a 355 nm wavelength output, the laser is preferably adjusted to have a pulse repetition frequency of 8000 Hz, a pulse width of 85 ns and a spot size of 35 μm. Other pulse repetition frequencies may also be used with pulse widths that are typically less than 100 ns as long as a sufficient energy density per pulse for ablating the layers of the substrate


60


is applied.




Some other representative through-via forming parameters for the 355 nm wavelength laser are as follows in Table 15:















TABLE 15









Dielectric




Energy per




Energy Density




Power Density






Material




Pulse (μJ)




(J/cm


2


)




(MW/cm


2


)


























ceramic filled




75




8




95






CE-epoxy/PTFE






CE-woven




200




22




400






glass/CE-






Epoxy/PTFE














When the laser is a quadrupled Nd:YAG laser emitting at a wavelength of 266 nm, the energy density per pulse applied to the substrate is greater than 2 J/cm


2


, and preferably is nominally 10 J/cm


2


. For a 266 nm wavelength output, the laser is preferably adjusted to have a pulse repetition frequency of 5000 Hz, a pulse width of 55 ns and a spot size of 25 μm. Other pulse repetition frequencies may also be used with pulse widths that are typically less than 100 ns as long as a sufficient energy density per pulse for ablating the layers of the substrate


60


is applied. Other representative values for through-via formation using a 266 nm wavelength Nd:YAG laser with a 25 mm focal spot are as follows in Table 16.















TABLE 16









Dielectric




Energy per




Energy Density




Power Density






Material




Pulse (μJ)




(J/cm


2


)




(MW/cm


2


)


























ceramic filled




50




10




150






CE-epoxy/PTFE














To form the through-via of

FIG. 7A

, the laser beam is preferably applied to substrate


60


in a trepanned motion as was described with respect to formation of the blind-via. This results in the formation of a through-via having a circular cross-section. The trepanning motion continues for as long as is necessary to drill the through-via, and then the focal spot is spirally trepanned back to the center point before the operating conditions of the laser are changed, or focal spot is moved to another via. To form a 50 μm diameter via, the center of a 25 μm diameter focal spot is trepanned in a 40 μm diameter circular pattern at a trepanning distance of 0.8 to 6 μm between pulses.




When through-via


62


is drilled through to the bottom side of substrate


60


, minimal redeposit on the sidewalls occurs due to the high UV-VIS (ultraviolet-visible) absorptivity of the polymer coating on the via exit and conductive layer


86


after ablation-redeposit. Once drilling is complete, conductive layer


86


is separated from substrate


60


and photo-absorptive layer


68


is stripped away using known techniques. Also, photo-absorptive coating


66


is stripped, resulting in substrate


60


shown in FIG.


7


B.




Use of photo-absorptive layer


68


formed on the bottom surface of substrate


60


and conductive layer


86


held in intimate contact with the substrate ensures the formation of through-vias having a low exit width variance. For example, for through-vias having an aspect ratio of about 10:1, an exit width variance of about 20 μm


2


has been measured. As another example, an exit width variance of about of about 30 μm


2


has been measured for through-vias having an aspect ratio of about 20:1.




Multi-Frequency Processing and Multiple Pulse Spacing




Many times when a through-via is initially drilled, the via exit opening at the bottom conductive layer


70


(

FIGS. 7A and 7B

) is smaller than the via entrance opening at the upper conductive layer


66


. Both nominal exit diameter and through-via exit width variance can be further improved by performing post-pulse processing. That is, the laser system output conditions are changed in situ over through-via


62


after the via is drilled in one of four ways and the laser beam is then trepanned for an additional trepanning pass typically using a smaller trepanning circle pattern.




To illustrate the four different through-via post-processing techniques, the situation where a 50 μm diameter through-via is drilled is considered. The through-via is initially drilled using an energy density per pulse of 50 μJ/pulse applied to the substrate at a pulse repetition rate of 5000 Hz, using a 25 μm spot size and a 40 μm diameter circular trepanning pattern at a trepanning distance of between pulses of 0.8 to 6 μm per pulse. In both through-via post-processing techniques, the laser output conditions are changed in situ over the through-via for avoiding tolerance build-up problems associated with repositioning the laser beam spot across the substrate and within entrances of the drilled through-vias. Re-lasing with multiple registration operations may result in severe entrance nodules and overall poor via quality.




For the first through-via post-pulse processing technique, the laser output conditions are adjusted in situ over the just-completed through-via by keeping the energy density per pulse constant at 50 μJ/pulse, the pulse repetition rate constant at 5000 Hz, the spot size constant at a 25 μm diameter, the trepanning rate constant at 0.8 to 6 μm spacing per pulse, but the trepanning pattern is reduced to be a 30 μm diameter circle.




For the second through-via post-pulse processing technique, the laser output conditions are adjusted in situ over the just-completed through-via by keeping the energy density per pulse constant at 50 μJ/pulse, the pulse repetition rate constant at 5000 Hz, the spot size constant at a 25 μm diameter, and by reducing the trepanning rate constant by a factor of 2.0 or greater to 0.4 to 3 μm spacing per pulse, and reducing the trepanning pattern to be a 30 μm diameter circle.




For the third through-via post-pulse processing technique, the laser output conditions are adjusted in situ over the just-completed through-via by increasing the energy density per pulse to 60 to 75 μJ/pulse, keeping the trepanning rate to be between 0.8 μm and 6 μm per pulse, and reducing the trepanning pattern to be a 30 μm diameter circle. This can be accomplished by changing the pulse repetition rate to approximately 4500 Hz.




For the fourth through-via post-pulse processing technique, the laser output conditions are adjusted in situ over the just-completed through-via by increasing the energy density per pulse to 60 to 75 μJ/pulse, reducing the trepanning rate by a factor of two or greater to 0.4 μm and 3 μm per pulse, and reducing the trepanning pattern to be a 30 μm diameter circle.




Through-via post-pulse processing provides a significant improvement in open through-via yield, while also providing an even further improved through-via exit width variance when compared to through-vias that are not post-pulse processed. For example, when the aspect ratio of the through-via is 5:1, a variance of about 5 μm


2


is achieved. Similarly, when the aspect ratio of the through-via is 10:1, a variance of the exit width of the through-via of about 10 μm


2


is achieved using through-via post-pulse processing. Similarly, when the aspect ratio of the through-via is 20:1, a variance of the exit width of the through-via of about 15 μm


2


is achieved.




The taper of the sidewalls of a via can be varied and is a function of the power level used to drill a via and the materials used in the substrate, the pulse step distance, and the total energy per via. Taper, for purposes of this disclosure is defined as:






TAPER
=


(


D
1

-

D
2


)


D
1












where, D


1


is the entrance diameter of the a via, and D


2


is the exit diameter of the via. These diameters are shown in FIG.


1


. Taper, defined in this manner, varies between 0 and 1. A taper of 0 indicates that the exit diameter equals the entrance diameter. A taper of 1 indicates that the via did not reach its destination. Taper for through-vias having an aspect ratio of 10:1 that are drilled in substrates having dielectric layers formed from paste composite dielectric materials can be formed having a taper from 0.0 to 0.4.




The laser conditions used for achieving this taper are initially drilling at a wavelength of 355 nm, an energy density per pulse of 75 μJ/pulse, a pulse repetition rate of 8000 Hz, a spot size of 35 μm, and a 40 μm diameter circular trepanning pattern at a trepanning rate of 2 μm to 3 μm between pulses. The resulting taper is approximately 0.3. Through-via post-pulse processing by either alternative discussed above can be used after the initial drilling.




Through-vias having an aspect ratio of 10:1 drilled in substrates having dielectric layers formed from woven glass dielectric materials can be formed having a taper of 0.2 to 0.5. The laser conditions used for achieving this taper are initially drilling at a wavelength of 355 nm, an energy density per pulse of 200 μJ/pulse, a pulse repetition rate of 3500 Hz, a spot size of 35 μm, and a 40 μm diameter circular trepanning pattern at a trepanning rate of 4 to 6 μm per pulse. Through-via post-pulse processing by either alternative is used after the initial drilling.




When a laser emitting at a wavelength of 266 nm is used, the taper achieved for a 10:1 ratio via for substrates-having a ceramic/CE-epoxy PTFE dielectric material is 0.0 to 0.2. The laser conditions used for achieving this taper are initially drilling at a wavelength of 266 nm, an energy density per pulse of 50 μJ/pulse, a pulse repetition rate of 5000 Hz, a spot size of 25 μm, and a 40 μm diameter circular trepanning pattern at a trepanning rate of 2 μm to 3 μm between pulses. The resulting taper is approximately 0.1. Through-via post-pulse processing by either alternative discussed above can be used after the initial drilling.




Through-vias having an aspect ratio of 10:1 drilled in substrates having dielectric layers formed from woven glass dielectric materials can be formed having a taper of 0.1 to 0.3. The laser conditions used for achieving this taper are initially drilling at a wavelength of 266 nm, an energy density per pulse of 50-75 μJ/pulse, a pulse repetition rate of 4000-6000 Hz, a spot size of 35 μm, and a 40 μm diameter circular trepanning pattern at a trepanning rate of 1 to 6 μm per pulse. Through-via post-pulse processing by either alternative is used after the initial drilling.




Cleaning Blind-Vias and Through-Vias




After both blind-vias and through-vias have been laser drilled by the methods described above, and the photo-absorptive layers have been removed, a cleaning step is initiated. Since the via entrances formed by the present invention are 75 μm and less, conventional via cleaning does not remove the ablated material redeposited on the sidewalls of the vias to the degree necessary for reliably plating conductive material into the vias.




According to the present invention, an aggressive ultrasonic treatment in de-ionized water is used to clean the vias. The ultrasonic treatment is typically carried out for between 5 and 20 minutes and is applied to the substrate for removing ablated material redeposited on sidewalls of the vias.




TEA & YAG Laser Processing




When a large number of blind-vias need to be drilled in a particular layer of a laminated substrate, that is, equal to or greater than 1500 blind-vias in an area about 45 mm


2


, or a greater than or equivalent via density of 0.75 vias/mm


2


, the blind-via laser processing described above can be implemented using a transversely excited atmospheric (pressure) (TEA) CO


2


laser in a scan mode operation for initially drilling each blind-via, and then using a solid state 3rd or 4th YAG laser in a drill mode operation for performing post-pulse processing for enhancing the qualities of each blind-via and reducing the average resistance and resistance variance of each blind-via. For example, the laser


22


of

FIG. 3

can be a 60 W TEA CO


2


laser having a wavelength of about 9 μm to 11 μm, a pulse repetition frequency of about 150 Hz, and a pulse width of about 100 ns can be used in a scan mode operation for initially drilling 50 μm diameter blind-vias in a 50 μm thick dielectric layer. In this example, the TEA CO


2


laser is adjusted to apply 26 J/cm


2


per pulse so that the initial drilling is a 2 or 3 pulse operation per blind-via. After all blind-vias have been drilled by the TEA laser, the substrate is switched over to a suitable pulsed YAG laser for blind-via post-pulse processing for reducing the average resistance and the variance of the resistance of the vias, as described above.




Correcting Astigmatism




When a quadrupled Nd:YAG laser (wavelength equals 266 nm) is used for laser drilling, as described above, the entrance quality of the vias can be ensured by correcting for astigmatism in the laser beam. Referring again to

FIG. 3

, a plate


41


is interposed in the beam path between laser source


22


and substrate or workpiece


32


. In particular, beam


22


A passes through an aperture formed in plate


41


. Plate


41


is positioned in the beam path at a point that is equal to or less than the Rayleigh range of the beam. The size of aperture


41


is selected to block the side lobes of beam


22


A.




Fiducial Laser Drilling




When producing a laminated substrate, the laser drilling techniques of the present invention can be used for determining the fiducial registration of each conductive layer. At least two registration marks, such as circle shapes, are formed on core layer


2


shown in FIG.


1


. As each layer is formed, laser drilling and post-pulse processing is used for drilling down to core layer


2


for exposing the registration marks so that the registration marks formed on core


2


can be used as fiducial registration points for aligning the next layer. The process of drilling each layer to expose the fiducial registration marks is done for all layers except for the final outer conductor layer, which is formed using known self-aligning techniques.




Forming Low Inductance Vias




The present invention includes a method for making a low inductance conductive via.

FIG. 8A

shows a cross-sectional view of a multilayered substrate


88


having low inductance vias, based on a blind-buried-blind-via pattern. The substrate is formed by layering dielectric layers


90


,


92


, and


94


and conductive layers


96


,


98


,


100


, and


102


. These layers are made of the materials and by the processes described above. A buried via


104


provides an electrical interconnection between adjacent conductive layers


98


and


100


, and was formed by the methods described above with respect to forming blind-vias, prior to being enclosed by subsequent layering.




Blind-vias


106


and


108


are formed opposite of each other and from opposite sides of the substrate


88


. These are formed according to the methods described above, and correspond to blind-via


11


of FIG.


1


and blind-via


44


of

FIGS. 5A and 5B

.




A signal path is schematically illustrated in

FIG. 8B

, showing flow from conductive layer


96


, through-via


106


to layer


98


, through layer


98


, through buried-via


104


to layer


100


, through layer


100


, through blind-via


108


to layer


102


, and through layer


102


.




This signal path is arranged such that portions of the conductive layers are routed along parallel but vertically spaced paths, with the current or signal flowing in opposite directions. By arranging the signals in this manner, a mutual inductance formed by a first signal path segment with a second adjacent signal path segment cancels a mutual inductance formed by the second conductive path segment with the first conductive path segment. This is due to the fact that current flowing through the vias flows in one direction in the first signal path segment and flows in an opposite direction in an adjacent signal path segment. For example, a mutual inductance formed by the signal path


100


with the signal path


102


cancels a mutual inductance formed by signal path


102


with the signal path


100


. Similarly, a mutual inductance formed by signal path


100


with signal path


98


cancels a mutual inductance formed by signal path


98


with signal path


100


.




The physical arrangement of the blind-vias and buried-vias can be configured as shown in

FIG. 8C

for maximizing density of the vias


106


the interconnection circuit.

FIG. 8B

shows blind-vias


106


arranged in a row and column configuration that are parallel to axes of a Cartesian coordinate system


110


, while buried vias


100


are arranged between the rows and columns so that the signal paths run at an angle with the axes of Cartesian coordinate system


110


, that is, diagonally between the blind-vias and buried-vias. Preferably, the signal paths run at 45° from the axes of Cartesian coordinate system


110


.




Fiducial Check




The present invention provides a way to check the fiducial registration of each conductive layer in a laminated structure. Referring to

FIG. 9

, a kelvin resistor


110


is produced by forming a resistive area


112


at the same location on each conductive layer of a multilayer substrate in a known manner using copper or nickel-plated gold, for example, as a resistive material. Leads


114


and


116


are connected to opposite ends of resistive area


112


.




Leads


118


and


120


are connected to the resistive area


112


with a predetermined separation 1


T


. A resistive area


112


is formed at the same physical location on each conductive layer of the multilayer structure. Once all layers have been formed, a through-via


122


is drilled using the laser drilling techniques of the present invention. The through-via


122


is located a predetermined distance 1


1


from the lead


114


. The through-via


122


is plated so that all resistive areas


112


are electrically interconnected.




A known current is injected into resistive area


112


through the lead


114


and extracted from lead


116


. Leads


118


and


120


are each positioned from leads


114


and


116


at a point where the current density across resistive area


112


is uniform and equal. The voltage between leads


114


and


116


is measured and the voltage between lead


114


and the through-via


122


is measured. The resistance between leads


114


and


116


, and between lead


114


and the through-via


122


is determined based on the known current injected into lead


114


and the dimensions of the resistive area. The registration variation δ of a conductive layer is determined by






δ
=


(



R
1

-

R
2



R
T


)



1
T












where,




R


1


is the fractional resistance of resistive area


112


between lead


118


and through-via


122


;




R


2


is the fractional resistance of resistive area


112


between through-via


122


and lead


120


; and




1


T


is the predetermined design distance separating leads


118


and


120


.




The fractional resistance R


1


is determined by







R
1

=


R
s




1
1

W












where,




R


s


is the




resistivity of the material used for resistive area


112


,




1


1


is the distance between lead


118


and through-via


122


, and




W is the width of resistive area


112


.




The fractional resistance R


2


of resistive area


112


is determined by







R
2

=


R
s




1
2

W












where,




1


2


is the distance between through-via


112


and lead


120


.




Flip-Chip Package




One embodiment of a laminated substrate according to the present invention is used in fabricating a flip-chip single chip module (SCM) package.

FIG. 10

illustrates a flip-chip type chip/package system


124


made according to the present invention. System


124


includes a laminated substrate as an interconnect device


126


which is mechanically and electrically attached to a printed wiring board (PWB)


128


through an array of solder ball connections


130


. The array of solder ball connections


130


may be a full array or it may be depopulated in the area under the semiconductor device


132


.




Semiconductor device


132


, such as an integrated circuit chip for example, is mechanically and electrically attached to interconnect device


126


through an array, full or depopulated, of solder ball connections


134


. In addition, an underfill adhesive


136


disposed between chip


132


and interconnect device


126


reinforces the chip/interconnect device connection. The adhesive is typically a filled epoxy that is dispensed and thermally cured in a well-known manner.




Interconnect device


126


is made of the alternating laminates of conductive layers and dielectric layers described above, and has a coefficient of thermal expansion (CTE) that nearly matches the CTE of PWB


128


. Additionally, it is required that interconnect device


126


be flat and mechanically robust enough to be easily assembled. To accomplish this, a stiffener ring


138


is adhered to interconnect device


126


. Stiffener ring


138


has a cavity


140


(or cavities) for the semiconductor device and any other devices, such as capacitors, that are attached on the same surface to interconnect device


126


.




In the past, interconnect devices were made of ceramic materials. As the density of interconnection on semiconductor devices increases, the solder ball connections between the interconnect device and the PWB tend to fail due to CTE mismatch. The interconnect device of the present invention eliminates this failure mode by closely matching the CTE of the interconnect device to the PWB.




The relative thickness of interconnection circuit device


126


of between 5 mils to 20 mils, inclusive, causes the device to be adversely affected by the difference between the CTE of PWB


128


and CTE of the chip


132


. Typically, the CTE of a flip-chip PWB varies between 17 to 25 ppm/° C., while the CTE of an integrated circuit chip is 3 ppm/° C. The CTE of interconnection circuit device


126


is selected so that the difference between the CTE α


1


of chip


132


and the CTE α


2


of interconnection circuit device


126


is 20 ppm/° C or less. Preferably, the CTE of interconnection circuit device


126


is selected to be nominally 18 ppm/° C. for minimizing adverse affects caused by the difference between the respective CTEs of PWB


128


and chip


132


. In the region where interconnection circuit device


126


is bonded to chip


132


, the physical characteristics of chip


132


predominate and the effective CTE of interconnection circuit device


126


is about 12. In the region where interconnection circuit device


126


is bonded to support ring


138


, the characteristics of support ring


138


predominate and the effective CTE of interconnection circuit device


126


matches the CTE of PWB


128


.




The CTE of interconnection circuit device


126


is dominated by the dielectric substrate material forming the device. When interconnection circuit device


126


is attached to chip


132


, both device


126


and chip


132


are heated during solder reflow to typically above 180° C. Depending upon the dielectric material used for interconnection circuit device


126


, the dielectric material can be heated above the glass transition temperature T


g


of the dielectric material, causing the CTE of the dielectric material to change by as much as three times the initial CTE of the dielectric material. Consequently, the dielectric material is selected to preferably have a T


g


to be 200° C. or greater so that the CTE of interconnection circuit device


126


remains nominally 20 ppm/° C. during the temperature range of the solder reflow.




As noted above, interconnect circuit device


126


and chip


132


are additionally adhesively bonded together using an underfill, typically a filled epoxy, in a known manner. The epoxy underfill shrinks as it cures, thus reducing movement of the chip with respect to interconnection circuit device


126


so that electrical connections formed by solder balls


134


are less likely to fail. However, the cure shrinkage and bonding at elevated temperature of 150-175° C. of the epoxy underfill also causes interconnect circuit device


126


and chip


132


to bend, thus separating interconnect circuit device


126


from chip


132


near the center of the bond between the parts and stressing the electrical connections formed by solder balls


134


.




To avoid this condition, the integrated circuit chip


132


is selected to be 25 mils thick or greater. The flexural or bending modulus of a device increases proportionally to the thickness of the device cubed. Thus, by using an integrated circuit chip that is 25 mils thick or greater, chip


132


has less of a tendency to bend in response to a cure shrinkage force. As a result, the reliability of the packaged semiconductor is enhanced.




Dielectric




Any suitable dielectric material can be used in the present, such as, but not limited to, polyimides and polyimide laminates, epoxy resins, epoxy resins in combination with other resin material, organic materials, alone or any of the above combined with fillers. Preferred dielectric materials include a fluoropolymer matrix, where the fluoropolymer can be PTFE, ePTFE or copolymers or blends. Suitable fluoropolymers include, but are not limited to, polytetrafluoroethylene or expanded polytetrafluoroethylene, with or without an adhesive filler mixture.




It has now been discovered that porous substrates having an initial void volume of between 30 and 95 percent, preferably at least 50 percent and often more than 70 percent, provide a scaffold substrate for imbibing adhesives containing fillers with well controlled thicknesses. After the adhesive-filler mixture is impregnated into the porous substrate, the loaded substrate is exposed to heat to partially cure the adhesive and form a B-stage adhesive composite. Porous expanded polyolefins, such as ultra high molecular weight (UHMW) polyethylene, expanded polypropylene, fluoropolymers, such as porous expanded polytetrafluoroethylene, with or without copolymers thereof, porous polytetrafluoroethylene made prepared by paste extrusion and incorporating sacrificial fillers, porous inorganic or organic foams, microporous cellulose acetate, etc., exemplify some of the substrates that may be used in the present invention. These materials provide a scaffold having a void volume that allows a paste of a thermoplastic or thermosetting resin with or without a filler to be imbibed into the voids of the substrate scaffold. As a result, high loadings of inorganic fillers, e.g., ceramic fillers in particulate or fibrous form, solid ceramic fillers having uniform surface curvature, metals in powder form, in thermosetting or thermoplastic adhesives, can be achieved by the invention described herein, while still producing a compliant, pliable convenient-to-use and easy to handle sheet adhesive, free from tears or pinholes in the thin film. This result is unexpected because a typical sheet of filled adhesive is very fragile and brittle, and not handleable at all. The surprising results are due to the flexible nature of the highly porous and/or expanded substrates, such as, expanded polytetrafluoroethylene.




Traditionally, a “strong” reinforcement material has been used to hold the composite together. In contrast, this invention uses a low modulus reinforcement at a much lower percentage of composition than has been achievable with strong reinforcements. This provides much higher filler percentages than formerly thought possible.




In one embodiment of the present invention a scaffold is formed from the minute interconnected network of nodes and fibrils that serve as the inter-penetrating network within the filled adhesive. An added unexpected advantage is that the thickness of the adhesive composites made with expanded polytetrafluoroethylene are tightly controlled in thickness by the substrate/scaffold thickness. Thus, paste thickness control of the coating process is not the controlling parameter of the present invention which is beneficial because of the nature of the paste, e.g., its viscosity and thickness is susceptible to many variables. Instead, the thickness and structure of the starting substrate which may be a thin or thick film controls the imbibing process and the nature of the final product even when the scaffold makes up as little as 5% of the composite. As a result, very closely controlled thicknesses of adhesive, especially filled adhesives, can be reliably made. This is especially important for electronic and microelectronic dielectric layers.




Another unexpected benefit of the present invention is that consistent and homogeneous dispersions of particles in adhesives can be introduced into a microporous structure. This provides a number of important benefits, including: a toughening effect due to the microporosity of the substrate; and a homogeneity effect because the microporous substrate tends to keep the dispersion evenly distributed (i.e., migratia of particulate is reduced by virtue of the fact that the particulate is more or-less contained with a scaffold).




More specifically, the composite compositions of this invention comprise, but are not limited to, a layer or film of porous filled or unfilled expanded polytetrafluoroethylene that contains 5 to 40 volume percent polytetrafluoro-ethylene, 10-95 volume percent particulate filled adhesive imbibed within the porous structure of the polytetrafluoroethylene web. The filler may be distributed throughout the adhesive in the form of particulates suspended in the adhesive. Alternatively, or in addition, the polytetrafluoroethylene may contain the same or different particulate filler in the fibril-node structure of the film to impart thermal conductivity and/or electrical conductivity or impart other properties or augment the same property. In all cases, the particulate filler constitutes 5 to 85 volume percent of the total composite.




Particulate-filled adhesives are adhesives which have suspended in them one or more of the following: metals and alloys such as, but not limited to, nickel, copper, aluminum, silicon, solder, silver, gold, metal-plated particulate such as silver-plated copper, silver-placed nickel, silver-plated glass microspheres, inorganics such as BaTiO


3


, SrTiO


3


, SiO


2


, Al


2


O


3


, BN, ZnO, ZrO


2


, TiO


2


, MnO, CuO, Sb


2


O


3


, WC, sol-gel ceramics (such as sol-gel SiO


2


, TiO


2


or Al


2


O


3


), or precipitated ceramics (such as SiO


2


, TiO


2


or Al


2


O


3


), fused silica, fumed silica, amorphous fused silica, inorganic filler made by the vapor metal combustion process taught in U.S. Pat. No. 4,705,762, where molten silicon, titanium and aluminum are vapor combusted to produce silica, titania, and alumina particles that are solid in nature, i.e., not a hollow sphere, with a uniform surface curvature and a high degree of sphericity.




The fillers may be used alone or in combination with one another. For example, silica and non-conductive carbon, titania and non-conductive carbon, etc. sol-gel titanates, mixed titanates, ion exchange resins, lithium-containing ceramics, hollow glass microspheres, carbon-based materials such as carbon, activated charcoal, carbon black, furnace black, ketchem black, diamond powder, and elastomers, such as polybutadiene, polysiloxane, and semi-metals, ceramic fillers may also be used. Some of the fillers used in the embodiments of the present invention include BaTiO


2


, SiO


2


, Al


2


O


3


, ZnO, ZrO


2


, TiO


2


, nickel or solder. Other embodiments disclosed can use SiO


2


, TiO


2


, and Al


2


O


3


which are formed from the combustion of the molten silicon, titanium, zirconium, and aluminum to produce particles that are solid in form, i.e., not hollow spheres, have a high degree of sphericity and a uniform surface curvature.




The particulates provide the adhesive with one or more specific properties, such as thermal conductivity, electrical conductivity, dimensional stability, low dielectric constant, high-dielectric constant, ion-exchange capabilities, galvanic potential, flame retardency, tailorable coefficients of thermal expansion, etc. By “particulate”, is meant fillers of any aspect ratio. Thus, the term includes both fibers and powders.




The fillers may be treated by well-known techniques that render the filler hydrophobic by silylating agents and/or agents reactive to the adhesive matrix, such as by using coupling agents. Suitable coupling agents include, silanes, titanates, zirconates, and aluminates. Suitable silylating agents may include, but are not limited to, functional silyating agents, silazanes, silanols, siloxanes. Suitable silazanes, include, but are not limited to, hexamethyidisilazane (Huls H730) and hexamethylcyclotrisilazane, silylamides such as, bis(trimethylsilyl)acetamide (Huls B2500), silylureas such as trimethylsilylurea, and silylmidazoles such as trimethylsilylimidazole.




Titanate coupling agents are exemplified by the tetra alkyl type, monoalkoxy type, coordinate type, chelate type, quaternary salt type, neoalkoxy type, cycloheteroatom type. Preferred titanates include, tetra alkyl titanates, Tyzor® TOT {tetrakis(2-ethyl-hexyl) titanate, Tyzor® TPT {tetraisopropyl titanate}, chelated titanates, Tyzor® GBA {titanium acetylacetylacetonate}, Tyzor® DC {titanium ethylacetacetonate}, Tyzor® CLA {proprietary to DuPont}, Monoalkoxy (Ken-React® KR TTS), Ken-React®, KR-55 tetra (2,2 diallyloxymethyl)butyl, di(ditridecyl)phosphito titanate, LICA® 38 neopentyl(diallyl)oxy, tri(dioctyl)pyro-phosphato titanate.




Suitable zirconates include, any of the zirconates detailed at page 22 in the Kenrich catalog, in particular KZ 55-tetra (2,2 diallyloxymethyl)butyl, di(ditridecyl)phosphito zirconate, NZ-01-neopentyl(diallyl)oxy, trineodecanoyl zirconate, NZ-09-neopentyl(diallyl)oxy, tri(dodecyl)benzene-sulfonyl zirconate.




The aluminates that can be used in the present invention include, but are not limited to Kenrich®, diisobutyl(oleyl)acetoacetylaluminate (KA 301), diisopropyl(oleyl)acetoacetyl aluminate (KA 322) and KA 489.




In addition to the above, certain polymers, such as, cross-linked vinylic polymers, e.g., divinylbenzene, divinyl pyridine or a sizing of any of the disclosed thermosetting matrix adhesives that are first applied at very high dilution (0.1 up to 1.0% solution in MEK) can be used. Also, certain organic peroxides, such as, dicumylperoxide can be reacted with the fillers.




The adhesive itself may be a thermoset or thermoplastic and can include polyglycidyl ether, polycyanurate, polyisocyanate, bis-triazine resins, poly (bis-maleimide), norbornene-terminated polyimide, polynorbornene, acetylene-terminated polyimide, polybutadiene and functionalized copolymers thereof, cyclic olefinic polycyclobutene, polysiloxanes, poly sisqualoxane, functionalized polyphenylene ether, polyacrylate, novolak polymers and copolymers, fluoropolymers and copolymers, melamine polymers and copolymers, poly(bis phenycyclobutane), and blends or prepolymers thereof. It should be understood that the aforementioned adhesives may themselves be blended together or blended with other polymers or additives, so as to impact flame retardancy or enhanced toughness.




In the present invention, expanded porous filled or unfilled substrates, include, in addition to expanded polytetrafluoroethylene and polyolefins, non-woven papers, polymer fibers, non-woven foams that are used as the scaffold/matrix material to make the film. The non-woven papers contemplated include, but are not limited to those made via the “wet-lay” and “spun-bonded” process, e.g., cellulose paper or aramid paper. Fibrous scaffold supports can include chopped fiber mats and ceramic paper. Foams can include aerosol ceramic foams or open cell polymeric foams, or poly(ethylene terephthalate) foams. Expanded scaffold materials include expanded polyethylene, microporous polymers such as cellulose acetate and the like. These materials may offer extra strength to the adhesive containing films due to the expanded form of the scaffold or matrix, and because of their low bulk modulus. The matrix serves as a scaffold to hold together an otherwise much weaker paste/dispersion of ceramic and adhesive.




In the present invention, the expanded polytetrafluoroethylene acts as the binder, and consequently, the adhesive must only display good glue qualities. The low modulus and intricate network of nodes and fibrils of the expanded polytetrafluoroethylene structure serves to toughen the overall composite similar to the inverted phase in a phase-separated polymer alloy. This allows for compositional ratios of components that would not ordinarily be practical because one classically relies on the adhesive as both a binder and as a glue.




Another key feature of the present invention is thickness control. Expanded polytetrafluoroethylene can be made very uniform and, once imbibed with resin, does not change its final thickness. Thus, overall thickness control is gained. Additionally, the thickness of expanded polytetrafluoroethylene itself can be accurately controlled and as a result, the resulting scaffold film can be made very thin or very thick. Very thin substrates have the added advantage of permitting the preparation of composites that can contain several layers.




An important aspect of the process invention lies in the use of the unusual feature of polytetrafluoro-ethylene to expand on stretching to form a porous material of inter-connecting channels formed by nodes and fibrils. The stretching of polytetrafluoroethylene to form porous material is well known, and is described in U.S. Pat. Nos. 3,953,566 and 4,482,516. The void space in expanded polytetrafluoroethylene comprises at least 50% of the volume, and frequently more than 70%, while at the same time remaining very strong. When this void space is replaced with a filler, such as SiO


2


, TiO


2


, etc., it results in a very highly-filled composite that remains strong and easy to handle.




In the present invention, Mean Flow Pore Size and minimum pore size were determined using the Coulter® Porometer II (Coulter Electronics Ltd., Luton UK) which reports the value directly. Average particle size and largest particle size were determined using a Microtrac light scattering particle size analyzer Model No. FRA (Microtrac Division of Leeds & Northup, North Wales, Pa., USA). The average particle size (APS) is defined as the value at which 50% of the particles are larger. The largest particle size (LPS) is defined as the largest detectable particle on a Microtrac histogram. Alternatively, the largest particle size is defined at the minimum point when the Microtrak FRA determines that 100% of the particulate have passed.




Observed Density (ρ


obs


) was calculated by dividing the observed weight in grams by the calculated volume in cubic centimeters (cc). The volume of the sample was calculated by multiplying the average thickness, length and width. Each average comprised of at least 5 separate measurements. The uncertainty associated with these measurements was carried throughout the calculations.




Calculated Density (ρ


calc


) was calculated by the following equation:






ρ


calc




=S


(


v




i


)*(ρ


i


);






where v


i


is the volume fraction of the i


th


component, and ρ


i


is the density of the i


th


component.




Prepreg Resin Content (RC) was calculated by dividing the weight of a swatch of prepreg into the weight of the same swatch after exhaustively extracting out all adhesive with solvent, allowing the swatch to dry, and weighing.




Dielectric constant (Dk) at frequencies less than 3 GHz were obtained using a Hewlett-Packard 8753A Network Analyzer (Hewlett-Packard Corp., San Jose, Calif.) by the substrate resonance method on a copper-clad laminate.




Dielectric constant (Dk) and Dissipation Factor (Df) at frequencies above 5 GHz was obtained using a resonant mode dielectrometer developed by GDK products (GDK Products, Inc., Cazoniva, N.Y.) and a Hewlett Packard 8510 Network Analyzer(Hewlett-Packard Corp., San Jose, Calif.).




Copper Peel values were determined using a 90-degree peel configuration on a copper-clad laminate anchored to a rigid sliding plane substrate coupled to an Applied Test Systems Model No. 1401 computer-controlled tensile testing machine (Applied Test Systems, Inc., Butler, Pa., USA).




Compositions by weight were determined by elemental analysis by Galbraith Laboratories (Knoxville, Tenn.). SiO


2


, TiO


2


and Ni composition were determined using inductively coupled plasma spectroscopy ash-fusion decomposition analysis, which was used to establish the respective amount of Si, Ti or Ni. PTFE composition was determined in a similar manner, but using fluorine by Schoniger Flask/Specific Ion Electrode Analysis, which measured fluorine directly. The amount of adhesive was calculated by difference of mass balance.




Void volume (VV) or “volume percent air” was calculated by dividing the observed density by the calculated density and subtracting from unity, while propagating the appropriate degree of uncertainty.




Volume fraction (VF) of each component was calculated multiplying the volume of mass in the composite (1−VV) by the volume fraction of each respective component. It is calculated by the following equation: VF


i


=(1−VV)*(Volume of i


th


component/Total volume of composite)=([(ρ


obs


)/(ρ


calc


)]*[((W


i


)*(ρ


i


)](VV+S(W


i


)(ρ


i


)]; where VF


i


is the volume fraction of the i


th


component, ρ


obs


is the observed density in g/cc, ρ


calc


is the calculated density in g/cc, w


i


is the weight fraction of the i


th


component and ρ


i


is the density of the i


th


component in g/cc.




In general, the process of the subject invention involves: (a) expanding a polytetrafluoroethylene sheet by stretching a lubricated extruded perform to a microstructure sufficient to allow small particles and adhesives to free flow into the void or pore volume; (b) forming a paste from polymeric, e.g., thermoset or thermoplastic material and a filler; and (c) imbibing by dipping, coating, pressure feeding, the adhesive-filler paste into the highly porous scaffold, such as expanded polytetrafluoroethylene.




In one of the embodiments of the present invention, expanded porous filled or unfilled polytetra-fluoroethylene is used as the matrix material to make the film because of its extra strength imparted by its expanded form, and because of its low modulus. The matrix serves as a scaffold to hold together and provide a void volume that is receptive to otherwise much weaker paste/dispersion ceramic and adhesive. As has been noted, due to low modulus and interconnected work of nodes and fibrils, the expanded polytetrafluoroethylene structure serves to toughen the overall composite similar to the inverted phase in a phase-separated polymer alloy. This allows for compositional ratios of components that would not ordinarily be practical because one classically relies on the adhesive as both a binder and a glue. In the present invention, the expanded polytetrafluoroethylene acts as the binder, and consequently, the adhesive must only display good glue qualities. Another key feature is the thickness control. Expanded polytetrafluoroethylene can be made very uniform, and, once imbibed with resin, does not change its final thickness. Thus, overall thickness control is gained. Additionally, expanded polytetrafluoroethylene can be made very thin or very thick. In the case of very thin films, several layers can be combined to build a composite.




An important aspect of the process invention lies in the use of the unusual feature of polytetrafluoroethylene to expand on stretching to form a porous material of interconnecting channels formed by nodes and fibrils. The void space in expanded polytetrafluoroethylene comprises at least 30% of the volume, and frequently more than 50%, and more frequently more than 70%—yet still remaining very strong. The void space can then be replaced by an adhesive which contains a filler that imparts a desired enhancement of properties. For example, a nickel-filled adhesive would display enhanced electrical and thermal conductivities; a silica-filled (SiO


2


) adhesive, especially where the filler is prepared from molten silicon, titanium, aluminum, that is vapor combusted and results in particles that have a uniform surface curvature, would display enhanced dimensional stability and lower coefficient of thermal expansion (CTE); a lithium-filled adhesive would display enhanced ion-exchange properties; a titanium oxide (TiO


2


) or titanate filled adhesive would display enhanced dielectric constant, and so on. The particulate themselves may have a thin coating of primer or other surface-modifying layer, such as a silane coating, silazane coating, siloxane, titanate, zirconate, sizing of the adhesive itself, if deemed necessary for mechanical integrity.




The features of the invention are now described by reference to non-limiting

FIGS. 13 through 15

.




In

FIG. 13

, film (A) contains no particulate filler, and shows expanded or stretched polytetrafluoroethylene film (A) containing nodes (B) (denoted by the irregular circles) interconnected with fibrils (C) (denoted by lines). Thus,

FIG. 13

illustrates the node-and-fibril structure.




In

FIG. 14

, the open volume defined by said node-and-fibril structure is replaced by a particle-filled adhesive. The node-and-fibril structure serves as a scaffolding for the adhesive.





FIG. 15

illustrates how the nodes of film (A) can also possess particles, not necessarily the same ones dispersed within the void volume.




To prepare the filled adhesive film of this invention, particulate filler is mixed into a solvent or aqueous solution or molten adhesive to afford a finely dispersed mixture. The filler in small particle form is ordinarily less than 40 microns in size, and preferably has an average particulate size between 1 and 10 microns. The mean pore size of the node-and-fibril structure of the polytetrafluoroethylene should be large enough to allow for adequate penetration of the particulate. If the substrate is to be expanded polytetrafluoroethylene, then structures similar to those taught in U.S. Pat. No. 4,482,516 to Bowman, et al. are desirable. Desirably, the mean flow pore size (MFPS) should be between about 2 to 5 times or above that of the largest particulate, with a MFPS of greater than about 2.4 times that of the filler being particularly preferred. However, it is also within the scope of the invention that suitable composites can be prepared by selecting the mean flow particle size MFPS to average particle size ratio to be greater than 1.4. Acceptable composites can also be prepared when the minimum pore size to average particle size is at least above 0.8 or the minimum pore size to the maximum particle size is at least above 0.4. The MFPS to particle size ratio ratios being performed with a microtrak FRA analyzer.




Alternatively, another mechanism for gauging relative pore and particle sizes may be calculated as the smallest pore size being not less than about 1.4 times the largest particle size.




Table 17 shows the effect of the relationship of the substrate mean flow pore size (MFPS) and particulate size. When the ratio of the mean flow pore size (MFPS) to largest particulate is 1.4 or less, poor results are observed. In this case, a homogeneous composite is not observed, and most of the particulate filler does not uniformly penetrate the microporous substrate. When the ratio of the MFPS to largest particulate is greater than about 2.0, then a uniform composite is obtained. It is also observed that the larger the ratio of MFPS to largest particulate, the greater the relative case it is to imbibe a homogeneous dispersion into the microporous substrate.



















TABLE 17













Substrate




Particle











Pore Size




Size




MFPS




Pore


Min






Pore


Min






















Min




MFPS




Avg




Max




÷




÷




÷







Desc.




(μm)




(μm)




(μm)




(μm)




Part


Avg






Part


Max






Part


Avg






Result






















PP266-81a




4




7




5




10




1.4




0.4




0.8




Poor






PP266-81b




4




5




5




10




1.0




0.4




0.8




Poor






PP266-85









58




5




10




12.4














Good






PP266-92




18




32




6




10




5.3




1.8




3.0




Good






PP266-92




18




32




1




1




32.0




18.0




18




Good






PP266-94




17




24




6




10




4.0




1.7




2.8




Good






PP266-118




0.2




0.4




0.5




1.6




0.8




0.125




0.4




Poor






PP279-74









60




18




30




3.3














Good






PP279-112




14




19




0.5




1.6




38.0




8.8




28




Good






PP289-4




14




29




4




8




7.3




1.8




3.5




Good






PP289-4




14




29




5




10




5.8




1.4




2.8




Good














The open films are easily imbibed with particulate-filled resin. In this case, all or part of the void volume presently comprising air is replaced with particulate-filled resin/adhesive. In the case where only part of the void volume of air is replaced with resin, the final composite can be compressed in place to a very thin, void-free composite with excellent adhesion, superior thickness control, and excellent flexibility and compressibility. Thus, in this manner, one is capable of making exceptionally thin, well-controlled thicknesses of unusually highly loaded adhesives which were previously unattainable.





FIG. 16

illustrates composite which can be fabricated using the present invention. Adhesive film A containing nodes B interconnected with fibrils C, with adhesive D and particle E is attached to at least one layer of metal F. This construction provides a variety of applications, such as serving as a printed circuit board substrate, a buried capacitor, a thermal heat sink material, etc. A metal layer may also be applied to the opposite side of this material to produce a sandwiched construction.




The following examples illustrate how the present invention may be made and used, without intending to limit the scope of the present invention.




EXAMPLE 1




A fine dispersion was prepared by mixing 281.6 g TiO


2


(TI Pure R-900, Du Pont Company) into a 20% (w/w) solution of a flame retarded dicyanamide/2-methylimidazole catalyzed bisphenol-A based polyglycidyl ether (Nelco N-4002-5, Nelco Corp.) in MEK. The dispersion was constantly agitated so as to insure uniformity. A swatch of expanded PTFE was then dipped into the resin mixture. The web was dried at 165° C. for 1 min. under tension to afford a flexible composite. The partially-cured adhesive composite thus produced comprised of 57 weight percent TiO


2


, 13 weight percent PTFE and 30 weight percent epoxy adhesive. Several plies of the adhesive sheet were laid up between copper foil and pressed at 600 psi in a vacuum-assisted hydraulic press at temperature of 225° C. for 90 min. then cooled under pressure. This resulted in a copper laminate having dielectric constant of 19.0, and withstood a 30 sec. solder shock at 280° C. at an average ply thickness of 100 mm (0.0039″ (3.9 mil)) dielectric laminate thickness.




EXAMPLE 2




A fine dispersion was prepared by mixing 44 g Ni powder (Aldrich Chemical Co., Catalog #26,698-1), 17.4 g of a platinum-cured poly(dimethylsiloxane-methylsiloxane) thermosetting silicone elastomer (Sylgard 4105, Dow Chemical Co.) and 40 g MEK. The dispersion was constantly agitated so as to insure uniformity. A swatch of expanded PTFE was then dipped into the resin mixture. Upon removing the swatch, the excess resin was wiped off the surface of both sides. The web was dried at 165° C. for 1 min. under tension to afford a flexible composite which comprised of 39 weight percent Ni, 10 weight percent PTFE, and 51 weight percent silicone and displayed an electrical conductivity of less than 100 milliohms on a 3 in


2


sample, and a thermal impedance of 1.33° C./W.




EXAMPLE 3




A fine dispersion was prepared by mixing 165 g ZnO powder (North American Oxide) into a 20% (w/w) solution of poly(1,2-butadiene-co-styrene) (R-104, Ricon Resins) in MEK. The dispersion was constantly agitated so as to insure uniformity. A swatch of 0.0004″ of Copper-filled expanded PTFE (filled according to the teachings of U.S. patent application Ser. No. 196,048 filed Feb. 14, 1994 by Ameen, et al. to a level of 40%) was then dipped into the resin mixture. Upon removing the swatch, the excess resin was wiped off the surface of both sides. The web was dried at 165° C. for 1 min. under tension to afford a flexible composite.




EXAMPLE 4




A fine dispersion was prepared by mixing 386 g SiO


2


(HW-11-89, Harbison Walker Corp.) which was pretreated with phenyltrimethoxysilane (04330, Huls/Petrarch) into a manganese catalyzed solution of 200 g bismaleimide triazine resin (BT206OBJ, Mitsubishi Gas Chemical) and 388 g MEK. The dispersion was constantly agitated so as to insure uniformity. A swatch of 0.0002″ thick expanded PTFE was then dipped into the resin mixture, removed, and then dried at 165° C. for 1 min. under tension to afford a flexible composite. Several plies of this prepreg were laid up between copper foil and pressed at 250 psi in a vacuum-assisted hydraulic press at temperature of 225° C. for 90 min. then cooled under pressure. This resulting dielectric thus produced comprised of 53 weight percent SiO


2


, 5 weight percent PTFE and 42 weight percent adhesive, displayed good adhesion to copper, dielectric constant (at 10 GHz) of 3.3 and dissipation factor (at 10 GHz) of 0.005.




EXAMPLE 5




A fine dispersion was prepared by mixing 483 g SiO


2


(HW-11-89) into a manganese-catalyzed solution of 274.7 g bismaleimide triazine resin (BT2060BJ, Mitsubishi Gas Chemical) and 485 g MEK. The dispersion was constantly agitated so as to insure uniformity. A swatch of 0.0002″ thick expanded PTFE was then dipped into the resin mixture, removed, and then dried at 165° C. for 1 min. under tension to afford a flexible composite. Several plies of this prepreg were laid up between copper foil and pressed at 250 psi in a vacuum-assisted hydraulic press at temperature of 225° C. for 90 minutes then cooled under pressure. The resulting dielectric thus produced comprised of 57 weight percent SiO


2


, 4 weight percent PTFE and 39 weight percent adhesive, displayed good adhesion to copper, dielectric constant (at 10 GHz) of 3.2 and dissipation factor (at 10 GHz) of 0.005.




EXAMPLE 6




A fine dispersion was prepared by mixing 15.44 kg TiO


2


powder (TI Pure R-900, DuPont Company) into a manganese-catalyzed solution of 3.30 kg bismaleimide triazine resin (BT206OBH, Mitsubishi Gas Chemical) and 15.38 kg MEK. The dispersion was constantly agitated so as to insure uniformity. A swatch of 0.0004″ TiO


2


-filled expanded PTFE (filled according to the teachings of Mortimer U.S. Pat. No. 4,985,296, except to 40% loading of TiO


2


and the membrane was not compressed at the end) was then dipped into the resin mixture, removed, and then dried at 165° C. for 1 min. under tension to afford a flexible composite. The partially cured adhesive composite thus produced comprised of 70 weight percent TiO


2


, 9 weight percent PTFE and 21 weight percent adhesive. Several plies of this prepreg were laid up between copper foil and pressed at 500 psi in a vacuum-assisted hydraulic press at temperature of 220° C. for 90 minutes then cooled under pressure. This resulting dielectric displayed good adhesion to copper, dielectric constant of 10.0 and dissipation factor of 0.008.




EXAMPLE 7




A fine dispersion was prepared by mixing 7.35 kg SiO


2


(ADMATECHS SO-E2, Tatsumori LTD) with 7.35 kg MEK and 73.5 g of coupling agent, i.e., 3-glycidyloxypropyltri-methoxysilane (Dynasylan GLYMO (Petrach Systems). SO-E2 is described by the manufacture as having highly spherical silica having a particle diameter of 0.4 to 0.6 mm, a specific surface area of 4-8 m


2


/g, a bulk density of 0.2-0.4 g/cc (loose).




To this dispersion was added 932 g of a 50% (w/w) solution of a cyanated phenolic resin, Primaset PT-30 (Lonza Corp.). In (MEK) methylethylketone, 896 g of a 50% (w/w) solution of RSL 1462 (Shell Resins, Inc.(CAS #25068-38-6)) in MEK, 380 g of a 50% (w/w) solution of BC-58 (Great Lakes, Inc.) in MEK, 54 g of 50% solution of bisphenol A (Aldrich Company) in MEK, 12.6 g Irganox 1010 (Ciba Geigy), 3.1 g of a 0.6% solution of Manganese 2-ethylhexanoate (Mn HEX-CEM (OMG Ltd.), and 2.40 kg MEK. This dispersion was subjected to ultrasonic agitation through a Misonics continuous flow cell for about 20 minutes at a rate of about 1-3 gal./minute. The fine dispersion thus obtained was further diluted to an overall bath concentration of 11.9% solids (w/w).




The fine dispersion was poured into an impregnation bath. A expanded polytetrafluoroethylene web was used having the node fibril structure of

FIG. 12

, and the following properties:





















Frazier




20.55







Coverage




  9 g/m


2









Ball Burst




3.2 lbs.







Thickness




6.5 mil.







Mean Flow Pore Size




9.0 microns















The Frazier number relates to the air permeability of the material being assayed. Air permeability is measured by clamping the web in a gasketed fixture which is provided in circular area of approximately 6 square inches for air flow measurement. The upstream side was connected to a flow meter in line with a source of dry compressed air. The downstream side of the sample fixture was open to the atmosphere. Testing is accomplished by applying a pressure of 0.5 inches of water to the upstream side of the sample and recording the flow rate of the air passing through the in-line flowmeter (a ball-float rotameter that was connected to a flow meter.




The Ball Burst Strength is a test that measures the relative strength of samples by determining the maximum at break. The web is challenged with a 1 inch diameter ball while being clamped between two plates. The Chatillon, Force Gauge Ball/Burst Test was used. The media is plaaced taut in the measuring device and pressure afixed by raising the web into contact with the ball of the burst probe. Pressure at break is recorded.




The web described above was passed through a constantly agitated impregnation bath at a speed at or about 3 ft./min, so as to insure uniformity. The impregnated web is immediately passed through a heated oven to remove all or nearly all the solvent, and is collected on a roll.




Several plies of this prepeg were laid up between copper foil and pressed at 200 psi in a vacuum-assisted hydraulic press at temperature of 220° C. for 90 minutes and then cooled under pressure. This resulting dielectric displayed good adhesion to copper, dielectric constant (10 GHz) of 3.0 and dissipation factor of 0.0085 (10 GHz).




The physical properties of the particulate filler used in Example 4 and Example 7 are compared below.


















Tatsumori







Property




(ADMATECHS)




Harbison Walker











Manufacture Technique




Vapor Metal




Amorphous Fused Silica







Combustion






Designation




Silica SO-E2




HW-11-89






Median Particle Size




0.5 micron




5 micron






Shape




Spherical




Irregular, jagged






Surface Area




6-10 m


2


g




10 m


2


/g






Bulk Density




0.47 g/cc




1.12 g/cc






Specific Density




2.26 g/cc




2.16 g/cc














EXAMPLE 8




An ePTFE matrix containing an impregnated adhesive filler mixture, based on SiO


2


prepared from the vapor combustion of molten silicon is prepared as follows. Two precursor mixtures were initially prepared. One being in the form of a slurry containing a silane treated silica similar to that of Example 5 and the other an uncatalyzed blend of the resin and other components.




Mixture I




The silica slurry is a 50/50 blend of the SO-E2 silica of Example 5 in MEK, where the silica contains a coated of silane which is equal to 1% of the silica weight. To a five gallon container, 17.5 pounds of MEK and 79 grams of silane were added and the two components mixed to ensure uniform dispersion of the silane in the MEK. Then, 17.5 pounds of the silica of Example 5 were added. Two five gallon containers of the MEK-silica-silane mixture were added to a reaction vessel, and the contents, i.e., the slurry, was recirculated through an ultrasonic disperser for approximately one hour to break up any silica agglomerates that may be present. The sonication was completed and the contents of the reaction vessel were heated to approximately 80° C. for approximately one hour, while the contents were continuously mixed. The reacted mixture was then transferred into a ten gallon container.




Mixture II




The desired resin blend product is an MEK based mixture containing an uncatalyzed resin blend (the adhesive) contains approximately 60% solids, where the solid portion is an exact mixture of 41.2% PT-30 cyanated phenolic resin, 39.5% RSL 1462 epoxy resin, 16.7% BC58 flame retardant, 1.5% Irganox 1010 stabilizer, and 1% bisphenol A co-catalyst, all percentages by weight.




Into a ten gallon container, 14.8 pounds of PT-30 and 15-20 pounds of MEK were added and stirred vigorously to completely solvate the PT-30. Then 6 pounds of BC58 were measured and added to the MEK/PT-30 solution and vigorously agitated to solvate the BC58. The stabilizer, 244.5 agrams of Irganox 1010 and bisphenol A, 163 grams were added. The ten gallon container was reweighed and 14.22 pounds of RSL 1462 were added. Additional MEK was added to bring the mixture weight to 60 pounds. The contents were then vigorously agitated for approximately 1 to 2 hours, or as long is necessary to completely dissolve the solid components.




The desired product is a mixture of the silica treated with a silane, the uncatalyzed resin blend, and MEK in which 68% by weight of the solids are silica, and the total solids are between 5% and 50% by weight of the mixture. The exact solids concentration varies from run to run, and depends in part on the membrane to be impregnated. The catalyst level is 10 ppm relative to the sum of the PT-30 and RSL1462.




The solid contents of mixtures I and II were determined to verify the accuracy of the precursors and compensate for any solvent flash that had occurred. Then mixture I was added to a ten gallon container to provide 12 pounds of solids, e.g., 515 solids content, 23.48 pounds of mixture I. Then mixture II was added to the container to provide 5.64 pounds of solids, e.g., 59.6% solids, 9.46 pounds of mixture II. the manganese catalyst solution (0.6% in mineral spirits), 3.45 grams, was added to the mixture of mixture I and mixture II and blended thoroughly to form a high solids content mixture.




The bath mixture for impregnating an ePTFE matrix, 28% solids mixture, was prepared by adding sufficient MEK to the high solids content mixture to a total weight of 63 pounds.




Thereafter, an ePTFE matrix was impregnated with this bath mixture to form a dielectric material.




EXAMPLE 9




A fine dispersion was prepared by mixing 26.8 grams Furnace Black (Special Schwarz 100, Degussa Corp., Ridgefield Park, N.J.) and 79 grams of coupling agent (Dynaslan GLYMO CAS #2530-83-8; 3-glycidyloxypropyl-trimethoxysilane (Petrach Systems). The dispersion was subjected to ultrasonic agitation for 1 minute, then added to a stirring dispersion of 17.5 pounds SiO


2


(SO-E2) in 17.5 pounds MEK which had previously been ultrasonically agitated. The final dispersion was heated with constant overhead mixing for 1 hour at reflux, then allowed to cool to room temperature.




Separately, an adhesive varnish was prepared by adding the following: 3413 grams of a 57.5% (w/w) mixture of Primaset PT-30 in MEK, 2456 grams of a 76.8% (w/w) mixture of RSL 1462 in MEK, 1495 grams of a 53.2% (w/w) solution of BC58 (Great Lakes, Inc.) in MEK, 200 grams of 23.9% (w/w) solution of bisphenol A (Aldrich Company) in MEK, 71.5 grams Irganox 1010, 3.21 grams of a 0.6% (w/w) solution of Mu HEX-CEM (OMG Ltd.) in mineral spirits, and 2.40 kg MEK.




In a separate container, 3739 grams of the dispersion described above was added, along with 0.0233 grams of Furnace Black (Special Schwarz 100, Degussa Corp., Ridgefield Park, N.J.), 1328 of the adhesive varnish described above and 38.3 pounds MEK. This mixture was poured into an impregnation bath, and an ePTFE web was passed through the impregnation bath at a speed at or about 3 ft/min. This dispersion was constantly agitated so as to insure uniformity. The impregnated web is immediately passed through a heated oven to remove all or nearly all the solvent, and is collected on a roll.




Several piles of this prepeg were laid up between copper foil and pressed at 200 psi in a vacuum-assisted hydraulic press at temperatures of 200° C. for 90 minutes then cooled under pressure. This resulting dielectric displayed good adhesion to copper.




EXAMPLE 10




An adhesive varnish was prepared by adding the following: 3413 grams of a 57.5% (w/w) solution of Primaset PT-30 (PMN P-88-1591)) in MEK, 2456 grams of a 76.8% (w/w) solution of RSL 1462 in MEK, 1495 grams of a 53.2% (w/w) solution of BC58 (Great Lakes, Inc.) in MEK, 200 grams of 23.9% (w/w) solution of bisphenol A (Aldrich Company) in MEK, 71.5 grams Irganox 1010, 3.21 grams of a 0.6% (w/w) solution of Mn HEX-CEM in mineral spirits, and 2.40 kg MEK.




In a separate container, 1328 grams of the adhesive varnish described above, 42.3 pounds MEK, 6.40 grams of Furnace Black (Special Schwarz 100, Degussa Corp., Ridgefield, N.J.) and 1860.9 grams SiO


2


(SO-E2). This mixture was poured into an impregnation bath, and an ePTFE web was passed through the impregnation bath at a speed at or about 3 ft/min. The dispersion was constantly agitated so as to insure uniformity. The impregnated web is immediately passed through a heated oven to remove all or nearly all the solvent, and is collected on a roll.




Several piles of this prepeg were laid up between copper foil and pressed at 200 psi in a vacuum-assisted hydraulic press at temperature of 220° C. for 90 minutes then cooled under pressure. This resulting dielectric displayed good adhesion to copper.




EXAMPLE 11




An adhesive varnish was prepared by adding the following: 3413 g of a 57.7% (w/w) solution of Prinaset PT-30 (PMN P-88-1591) in MEK, 2456 g of a 76.8% (w/w) solution of RSL 1462 in MEK, 1495 g of a 53.2% (w/w) solution of BC-58 in MEK, 200 g of 23.9% (w/w) solution of bisphenol A (Aldrich Company) in MEK, 71.5 g Irganox 1010, 3.21 g of a 0.6% (w/w) solution of Mn HEX-CEM in mineral spirits, and 2.40 kg MEK.




Separately, a fine black dispersion is prepared by combining 3 g of Furnace Black (Special Schwarz 100, Degussa Corp. Ridgefield Park, N.J.) and 0.12 g of a 5.0% (w/w) mixture of KR55 (2,2, diallyloxymethyl) butyl di(ditrideoyl)phosphito titanate, CAD 64157-148, Kenrich Petrochemicals, Inc., Bayonne, N.J.) and 20 g MEK, then subjecting the dispersion to ultrasonic agitation for 1 minute.




In a separate container, 18 g SiO


2


(ADMATECHS SO-EZ, Tatsumori LTD), 0.72 g of a 5.0% (w/w) mixture of 2,2, (diallyloxymethyl) butyl di(ditridecyl)phosphito titanate, KR-55 (CAS 64157-14-8 Kenrich Company, Bayonne, N.J.), 8.56 g of the adhesive varnish described above, and enough of the fine black dispersion described above to supply 0.8 % (w/w) carbon black based on the weight of the dry adhesive in the varnish were combined adn subjected to ultrasonic agitation for 1 minute. The fine dispersion thus obtained was decanted over a 3″ diameter swatch of ePTFE. This impregnation step was repeated for several 3″ diameter swatches of ePTFE. The thin adhesive sheet thus obtained was heated in a forced air oven at 163° C. for 1.5 minutes and allowed to cool to room temperature.




EXAMPLE 12




An adhesive varnish was prepared by adding the following: 3413 g of a 57.5% (w/w) solution of Primaset PT-30 (PMN P-88-1591) in MEK, 2456 g of a 76.8% (w/w) solution of RSL 1462 in MEK, 1495 g of a 53.2% (w/w) solution of BC-58 in MEK, 200 g of 23.9% (w/w) solution of bisphenol A (Aldrich Company) in MEK, 71.5 g Irganox 1010, 3.21 g of a 0/6% (w/w) solution of Mn HEX-CEM in mineral spirits and 2.40 kg MEK.




A dispersion was prepared by adding 18.48 g SIO


2


(SO-E2) to a mixture of 18.5 g MEK and 1.85 g hexamethyldisilazane (CAS#999-97-3, Huls America #H7300) and was subjected to ultrasonic agitation for 1 minute. Finally, 10.28 g of the adhesive varnish described above was added to the dispersion thus obtained was decanted over a 3″ diameter swatch of ePTFE. This impregnation step was repeated for several 3″ diameter swatches of ePTFE. The thin adhesive sheet thus obtained was heated in a forced air oven at 163° C. for 1.5 minutes and allowed to cool to room temperature.




EXAMPLE 13




Amorphorous colloidal silica powder 252.3 g (CAS #7631-86-9, GelTech #1.5 micron) was added to 249.8 g of a 61% (w/w) solution of a Manganese-catalyzed cyanate ester bistriazine adhesive varnish (BT2060BJ) and 528 g MEK. The resultant dispersion was subjected to 2 minutes of ultrasonic agitation. The fine dispersion thus obtained was poured into a cylindrical container and a 10″ diameter swatch of dPTFE contained within an embroidery hoop was submersed into the impreganation bath. This impregnation step was repeated for several 10″ diameter swatches of ePTFE contained within embroidery hoops. The thin adhesive sheet thus obtained was heated in a forced air oven at 163° C. for 1.5 minutes and allowed to cool to room temperature.




EXAMPLE 14




An adhesive varnish was prepared by adding the following: 3413 g of a 57.5% (w/w) solution of Primaset PT-30 (PMN P-88-1591) in MEK, 2456 g of a 76.8% (w/w) solution of RSL 1462 in MEK, 1495 g of a 53.2% (w/w) solution of BC-58 in MEK, 200 g of 23.9% (w/w) solution of bisphenol A in MEK, 71.5 g Irganox 1010, 3.21 g of a 0.6% (w/w) solution of Mn HEX-CEM in mineral spirits, and 2.40 kg MEK.




Separately, a fine black dispersion is prepared by combining 5.09 g of Furnace Black (Special Schwarz 100), and 0.2.08 g of a 5.0% (w/w) solution of diisopropyl(oleyl)-acetoacetyl aluminate (KR322, Kenrich®), and 45.06 g MEK. The fine dispersion thus obtained was then subjecting to ultrasonic agitation for 30 seconds.




In a separate container, 34.53 g SiO


2


(SO-E2) and 13.88 g of a 5.0% (w/w) solution of diisopropyl(oleyl)acetoacetyl aluminate were added together and subjected to 30 seconds of ultrasonic agitation. With stirring, 19.81 g of the adhesive varnish described above, and 1.66 g of the fine black dispersion described above were added. The fine dispersion thus obtained was then subjected to ultrasonic agitation for 30 seconds, and then decanted over a 3″ diameter swatch of ePTFE. This impregnation step was repeated for several 3″ diameter swatches of ePTFE. The thin adhesive sheet thus obtained was heated in a forced air oven at 163AC for 1.5 minutes and allowed to cool to room temperature.




Volumetric Coefficient of Thermal Expansion Measurement




Notably, the dielectric material made in accordance with the present invention is characterized with a glass transition temperature (T


g


) of 200° C. or greater, and a volumetric CTE of ≦75 ppm/° C., and preferably a volumetric CTE of ≦69 ppm/° C. Volumetric CTE was determined through conventional analysis as described hereinafter.




A 2 cm×1 cm piece was cut from a 50 mil thick laminate of dielectric material made in accordance with the teachings hereinabove. Edge surfaces of the dimensioned piece were smoothed with 600 grit sandpaper. The dimensioned piece of dielectric material was placed into the quartz stage sample area of a TA INSTRUMENTS, INC., MODEL 2100 thermal mechanical analyzer (TMA). A sample probe was located in the middle of the sample area. The dimensioned piece of dielectric material was thermal cycled in accordance with the following outlined steps 1-14.




Step 1. Initial temperature: −60.00° C.




Step 2. Ramp 5.00° C./min to 260.00° C.




Step 3. Initial temperature: 260.00° C.




Step 4. Isothermal for 2.00 min




Step 5. Ramp 5.00° C./min to −60.00° C.




Step 6. Equilibrate at −60.00° C.




Step 7. Isothermal for 2.00 min




Step 8. Ramp 5.00° C./min to 260.00° C.




Step 9. Initial temperature: 260.00° C.




Step 10. Isothermal for 2.00 min




Step 11. Ramp 5.00° C./min to −60.00° C.




Step 12. Equilibrate at −60.00° C.




Step 13. Isothermal for 2.00 min




Step 14. Ramp 5.00° C./min to 260.00° C.




At the end of step 1, the initial temperature step ensures that the experiment must be advanced by the operator. The sample dimension is observed during Step 1. The second step in the method is not initiated until the sample has come to a dimensional equilibrium.




The initial temperature at the end of Step 3 is used to provide the time needed to replenish the liquid nitrogen in the system, and also ensures that the isothermal step does not begin until the sample has reached a true equilibrium. During cool down, the liquid nitrogen must be replenished again near room temperature to ensure that the sample cools back to −60° C. For this reason the cool downs are not under a true control, although an attempt is made to approximate a controlled cool down as closely as possible. (Slight disturbances may be noted in the overview curves caused by operator contact with the instrument during the times when liquid is added to the system.)




Equilibrate routines are used at the end of the cool down steps since no operator involvement is required to replenish liquid nitrogen prior to the heating routines. Once the sample is cooled back to −60° C. the heat/cool cycle is repeated and a third heating completes the test.




In one embodiment of the present invention, the CTE of an analyzed sample of dielectric material is provided in the Table 18.















TABLE 18












Volumetric






CTE (x-direction)




CTE (y-direction)




CTE (z-direction)




CTE






(ppm/° C.)




(ppm/° C.)




(ppm/° C.)




(ppm/° C.)











18




18




16




57














This CTE data was determined by analyzing the average CTE of the sample in a temperature range from −55° C. to +125° C.




While particular embodiments of the present invention have been illustrated and described herein, the present invention should not be limited to such illustrations and descriptions. It should be apparent that changes and modifications may be incorporated and embodied as part of the present invention within the scope of the following claims.



Claims
  • 1. A chip package comprising:a laminated substrate having at least one conductive layer; and at least one dielectric layer bonded to the conductive layer, the dielectric layer having a glass transition temperature Tg greater than 200° C. and a volumetric coefficient of thermal expansion of ≦75 ppm/° C.; and the dielectric layer is a thermoset adhesive having an inorganic filler material disposed therein; and a semiconductor device electrically attached to the laminated substrate.
  • 2. The chip package according to claim 1, wherein the at least one conductive layer and the at least one dielectric layer are bonded together so that the thickness of the laminated substrate is between about 5 mils and about 20 mils thick, inclusive.
  • 3. The chip package according to claim 1, wherein the dielectric layer is selected from the group consisting of: polyimides, polyimide laminates and epoxy resins.
  • 4. The chip package according to claim 1, wherein the dielectric layer is an expanded organic material having an inorganic filler material.
  • 5. The chip package according to claim 4, wherein the expanded organic material is a fluoropolymer matrix.
  • 6. The chip package according to claim 4, wherein the fluoropolymer matrix is formed from the group consisting of: polytetrafluoroethylene and expanded polytetrafluoroethylene.
  • 7. The chip package according to claim 1, wherein the dielectric layer further includes a resin selected from the group consisting of: a blend of cyanate ester and epoxy, a bismaleimide resin, benzocyclobutene resin, and a polyimide.
  • 8. A chip package comprising:a laminated substrate having at least one conductive layer and at least one dielectric layer bonded to the conductive layer, wherein the dielectric layer includes a thermoset adhesive having an inorganic filler, and wherein the dielectric layer has a glass transition temperature (Tg) greater than 200° C. and a volumetric coefficient of thermal expansion of ≦75 ppm/° C.; and a semiconductor device electrically attached to the laminated substrate.
  • 9. A chip package comprising:a laminated substrate having at least one conductive layer and at least one dielectric layer bonded to the conductive layer, wherein the dielectric layer includes a thermoset adhesive, an organic resin and an inorganic filler which is a particulate, and wherein the dielectric layer has a glass transition temperature (Tg) greater than 200° C.; and a semiconductor device electrically attached to the laminated substrate.
  • 10. The chip package according to claim 1, 8, or 9, wherein the semiconductor device has a first coefficient of thermal expansion α1, andwherein the laminated substrate has a second coefficient of thermal expansion α2, the second coefficient of thermal expansion α2 being different from the first coefficient of thermal expansion α1 by ≦20 ppm.
  • 11. The chip package according to claim 1, 8, or 9, wherein the semiconductor device has a first coefficient of thermal expansion α1, andwherein the laminated substrate has a second coefficient of thermal expansion α2, wherein the second coefficient of thermal expansion α2 is nominally 15 ppm different from the first coefficient of thermal expansion α1.
  • 12. The chip package according to claim 8 or 9, wherein the at least one conductive layer and the at least one dielectric layer are bonded together so that the thickness of the laminated substrate is between about 5 mils and about 20 mils thick, inclusive.
RELATED APPLICATIONS

This application is a Continuation of application Ser. No. 09/678,556 filed on Oct. 3, 2000, which is a Continuation of application Ser. No. 09/007,987 filed on Jan. 16, 1998 now U.S. Pat. No. 6,143,401 which is a Continuation-In-Part of application Ser. No. 08/752,492 filed on Nov. 8, 1996, now abandoned.

US Referenced Citations (73)
Number Name Date Kind
3407096 Landi Oct 1968 A
3407249 Landi Oct 1968 A
3929721 Leverett Dec 1975 A
3953566 Gore Apr 1976 A
3963850 Doss et al. Jun 1976 A
4038244 Odgen et al. Jul 1977 A
4143110 Morozumi et al. Mar 1979 A
4169184 Pufahl Sep 1979 A
4187390 Gore Feb 1980 A
4231916 Knappenberger et al. Nov 1980 A
4241132 Pratt et al. Dec 1980 A
4293519 Knappenberger et al. Oct 1981 A
4312914 Guth Jan 1982 A
4348253 Subbarao et al. Sep 1982 A
4437865 Parekh et al. Mar 1984 A
4440879 Kawachi et al. Apr 1984 A
4445978 Whartenby et al. May 1984 A
4473737 Anthony Sep 1984 A
4482516 Bowman et al. Nov 1984 A
4547836 Anthony Oct 1985 A
4595428 Anthony et al. Jun 1986 A
4647476 Anthony Mar 1987 A
4661301 Okada et al. Apr 1987 A
4680220 Johnson Jul 1987 A
4705762 Ota et al. Nov 1987 A
4720308 Anthony et al. Jan 1988 A
4747897 Johnson May 1988 A
4772509 Komada et al. Sep 1988 A
4784901 Hatakeyama et al. Nov 1988 A
4798762 Okada et al. Jan 1989 A
4803115 Fushiki et al. Feb 1989 A
4881116 Hidada et al. Nov 1989 A
4892669 Marcora et al. Jan 1990 A
4901136 Neugebauer et al. Feb 1990 A
4913656 Gordon et al. Apr 1990 A
4943032 Zdeblick Jul 1990 A
4943844 Oscilowski et al. Jul 1990 A
4959119 Lantzer Sep 1990 A
4985296 Mortimer, Jr. Jan 1991 A
5009607 Gordon et al. Apr 1991 A
5019997 Haller May 1991 A
5034801 Fischer Jul 1991 A
5055342 Markovich et al. Oct 1991 A
5071359 Arnio et al. Dec 1991 A
5087641 Sato Feb 1992 A
5103293 Bonofino et al. Apr 1992 A
5108785 Lincoln et al. Apr 1992 A
5126192 Chellis et al. Jun 1992 A
5141972 Sato Aug 1992 A
5171964 Booke et al. Dec 1992 A
5202117 Kamper Apr 1993 A
5218230 Tamamura et al. Jun 1993 A
5224265 Dux et al. Jul 1993 A
5245751 Locke et al. Sep 1993 A
5251097 Simmons et al. Oct 1993 A
5293025 Wang Mar 1994 A
5293626 Priest et al. Mar 1994 A
5302851 Ree et al. Apr 1994 A
5331203 Wojnarowski et al. Jul 1994 A
5355397 Hanson et al. Oct 1994 A
5377404 Berg Jan 1995 A
5378313 Pace Jan 1995 A
5378318 Weling et al. Jan 1995 A
5391516 Wojnarowski et al. Feb 1995 A
5428803 Chen et al. Jun 1995 A
5442475 Bausman et al. Aug 1995 A
5459634 Nelson et al. Oct 1995 A
5466892 Howard et al. Nov 1995 A
5506756 Huley Apr 1996 A
5509553 Hunter, Jr. et al. Apr 1996 A
5541367 Swamy Jul 1996 A
5541731 Freedenberg et al. Jul 1996 A
5572405 Wilson et al. Nov 1996 A
Foreign Referenced Citations (6)
Number Date Country
12 13950 Nov 1986 CA
2195269 Jan 1990 GB
61 40328 Feb 1986 JP
62 100539 May 1987 JP
WO 9001374 Feb 1990 WO
93 20562 Oct 1993 WO
Non-Patent Literature Citations (12)
Entry
Article, Lizotte et al., “Laser drilling speeds BGA packaging”, Solid State Technology, Sep. 1996, pp. 120-128.
Article, Eskew et al., “A Laser drill and patterning system for low cost, rapid prototyping”, ICEMCM '95, pp. 314-319. No month.
Brochure, “IMPACT—Laser Processing Systems”, Lumonics Corporation, 4 pages No Date.
Article, Tourne, “Laser Via Technologies for High Density MCM-L Fabrication”, ICEMCM '95, pp. 71-77 No month.
Article, Carey, “MCM-L Substrates for a 300 MHZ Workstation”, ICEMCM '95, pp. 537-542. No month.
Article, Patel et al., “Projection Laser Ablation Mask Alternatives”, ICEMCM '95, pp. 320-326. No month.
Technical Paper, Kosto et al., “Low Cost Through-Hole Activation Method for PTFE Based Substrates”, IPC, pp. P6-5-1 through P6-5-8. May 1995.
Article, Jain et al., “Large-Area, High Throughput, High-Resolution Patternmaking and Via-Drilling System”, ICEMCM '95, pp. 327-335. No month.
Article, Lemke, “Recent Developments in the Production and Application of Advanced Laminate Based MCMs and Chip Carriers”, ICEMCM '95, pp. 235-240. No month.
Article, Freda et al. “Laminate Based Substrates in Semiconductor Packages”, ICEMCM '95, pp. 559-566 No month.
Product Literature, “SPEEDBOARDr Prepreg Material Property Data” Jul. 1, 1997.
“Using GORE-TEX Reduces Signal Delay in PC Board” Electronics; Jun. 2, 1986; McGraw-Hill Inc.
Continuations (2)
Number Date Country
Parent 09/678556 Oct 2000 US
Child 09/950131 US
Parent 09/007987 Jan 1998 US
Child 09/678556 US
Continuation in Parts (1)
Number Date Country
Parent 08/752492 Nov 1996 US
Child 09/007987 US