Claims
- 1. A method of making an electronic package comprising the steps of:
- providing a stiffener member;
- securing a flexible circuitized substrate to said stiffener member, said flexible circuitized substrate including at least one dielectric layer and at least one conductive layer located on said dielectric layer and further including a plurality of signal lines, selected ones of said signal lines having a projecting lead portion which projects a predetermined distance from said dielectric layer and is adapted for being electrically coupled to respective ones of external conductive elements when said external conductive elements are positioned on said flexible circuitized substrate;
- providing strain relief means in said projecting lead portions of said signal lines of said flexible circuitized substrate; and
- spacedly positioning a semiconductor device relative to said stiffener member and electrically coupling said semiconductor device to said projecting lead portions of said flexible circuitized substrate at a location, said strain relief means being positioned at a location relative to the location of said electrical coupling between said semiconductor device and said projecting lead portions of said signal lines.
- 2. The method of claim 1 further including providing a heat sinking member and thereafter securing said stiffener member to said heat sinking member.
- 3. The method of claim 2 further including securing said semiconductor device to said heat sinking member.
- 4. The method of claim 3 wherein said stiffener member and said semiconductor device are secured to said heat sinking member using a thermal adhesive.
- 5. The method of claim 1 wherein said step of providing said strain relief means in said flexible circuitized substrate comprises providing an indentation within said flexible circuitized substrate substantially simultaneously with the step of electrically coupling said projecting lead portions of said substrate to said semiconductor device.
- 6. The method of claim 5 wherein said indentation and said electrical coupling are provided using thermal compression bonding.
- 7. The method of claim 1 wherein said step of providing said strain relief means in said flexible circuitized substrate comprises providing a moderated thermal expansivity region in said flexible circuitized substrate relative to said chip.
- 8. The method of claim 1 further including providing a plurality of said conductive elements and electrically coupling said conductive elements to said respective ones of said signal lines of said conductive layer of said flexible circuitized substrate.
- 9. The method of claim 1 further including providing a quantity of encapsulant material to substantially cover said conductive layer at the location of said flexible circuitized substrate between said semiconductor device and said stiffener member.
- 10. The method of claim 1 further including providing a form member about said semiconductor device and substantially between said device and said stiffener member, said form member substantially defining part of the configuration of said encapsulant material.
- 11. The method of claim 1 further including providing a second layer of dielectric material on said conductive layer of said flexible circuitized substrate except for said projecting lead portions of said signal lines.
- 12. The method of claim 11 further including providing a feathered edge portion within said second layer of dielectric material.
- 13. The method of claim 11 further including providing a quantity of encapsulant material to substantially cover said second layer of dielectric material at the location of said flexible circuitized substrate between said semiconductor device and said stiffener member.
- 14. The method of claim 4 further including providing strain relief means within said heat sinking member substantially at the location where said semiconductor device is secured to said heat sinking member.
- 15. The method of claim 4 further including providing a plurality of channels within said heat sinking member for having at least some of said thermal adhesive therein.
Parent Case Info
This application is a divisional of U.S. Ser. No. 08/595,108, filed Feb. 1, 1996, now U.S. Pat. No. 5,760,465.
US Referenced Citations (13)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0613336 |
Aug 1994 |
EPX |
0314884 |
Dec 1988 |
JPX |
0157588 |
May 1989 |
JPX |
2116370 |
Sep 1983 |
GBX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
595108 |
Feb 1996 |
|