The present disclosure relates to a semiconductor structure and a method of fabricating the same. More particularly, the present disclosure relates to an interconnect structure including an enhanced diffusion barrier in which a metal nitride liner component of the diffusion barrier is formed in-situ. The present disclosure also provides methods of forming such an interconnect structure.
Generally, semiconductor devices include a plurality of circuits that form an integrated circuit (IC) fabricated on a semiconductor substrate. A complex network of signal paths will normally be routed to connect the circuit elements distributed on the surface of the substrate. Efficient routing of these signals across the device requires formation of multilevel or multilayered schemes, such as, for example, single or dual damascene wiring structures. The wiring structure typically includes copper, Cu, or a Cu alloy since Cu-based interconnects provide higher speed signal transmission between large numbers of transistors on a complex semiconductor chip as compared with aluminum, Al, -based interconnects.
Within a typical interconnect structure, metal vias run perpendicular to the semiconductor substrate and metal lines run parallel to the semiconductor substrate. Further enhancement of the signal speed and reduction of signals in adjacent metal lines (known as “crosstalk”) can be achieved in today's IC product chips by embedding the metal lines and metal vias (e.g., conductive features) in an interconnect dielectric material having a dielectric constant of less than 4.0.
In a typical interconnect structure, a first diffusion barrier composed of TaN and a second diffusion barrier composed of Ta are sequentially deposited utilizing physical vapor deposition (PVD) within an opening that is formed into the interconnect dielectric material. The utilizing of two deposition steps in forming the TaN/Ta diffusion barrier adds costs and additional complexity in fabricating interconnect structures.
The present disclosure provides alternative methods of fabricating an interconnect structure in which an efficient diffusion barrier including a metal nitride liner is formed via a single metal deposition on a nitrogen enriched dielectric surface. The metal nitride liner is formed in-situ in a lower region of the metal diffusion barrier. The present disclosure also provides alternative methods of fabricating an interconnect structure in which an enhanced diffusion barrier including a metal nitride liner is formed via deposition of a metal nitride/metal bilayer on a nitrogen enriched dielectric surface. An enhanced interfacial property between the metal nitride liner and the nitrogen enriched dielectric surface is formed in-situ.
In one embodiment of the present disclosure, the method includes forming at least one opening into an interconnect dielectric material. A nitrogen enriched dielectric surface layer is formed within exposed surfaces of the interconnect dielectric material utilizing thermal nitridation. Since thermal nitridation is employed, the exposed surfaces of the interconnect dielectric material are not damaged. A metal diffusion barrier liner is formed on the nitrogen enriched dielectric surface layer. During and/or after the formation of the metal diffusion barrier liner, a metal nitride liner forms in a lower region of the metal diffusion barrier liner by reacting metal atoms from the metal diffusion barrier liner with nitrogen atoms present in the nitrogen enriched dielectric surface layer. A conductive material is then formed on the metal diffusion barrier liner. The conductive material, the metal diffusion barrier liner and the metal nitride liner that are located outside of the at least one opening are then removed to provide a planarized conductive material, a planarized metal diffusion barrier liner and a planarized metal nitride liner, each of which includes an upper surface that is co-planar with an upper surface of the nitrogen enriched dielectric surface layer of the interconnect dielectric material.
In another embodiment of the present disclosure, a method of forming an interconnect structure is provided that includes forming at least one opening into an interconnect dielectric material. A nitrogen enriched dielectric surface layer is formed within exposed surfaces of the interconnect dielectric material utilizing thermal nitridation. Since thermal nitridation is employed, no damage to the interconnect dielectric material is obtained. A metal nitride liner and a metal diffusion barrier liner are then formed on the nitrogen enriched dielectric surface layer. During and/or after the formation of at least the metal nitride liner, another metal nitride liner with a higher nitrogen content forms in a lower region of the metal nitride liner by reacting metal atoms from the metal nitride liner with nitrogen atoms from the nitrogen enriched dielectric surface layer. A conductive material is then formed on the metal diffusion barrier liner. After forming the conductive material, the conductive material, the metal diffusion barrier liner, the metal nitride liner and the another metal nitride liner that are located outside of the at least one opening are removed to provide a planarized conductive material, a planarized metal diffusion barrier liner, a planarized metal nitride layer and another planarized metal nitride layer, each of which includes an upper surface that is co-planar with an upper surface of the nitrogen enriched dielectric surface layer of the interconnect dielectric material.
The present disclosure also provides an interconnect structure. The disclosed interconnect structure includes an interconnect dielectric material comprising at least one opening located therein, wherein the interconnect dielectric material has undamaged exposed surfaces. The disclosed interconnect structure further includes a conductive material located within the at least one opening, the conductive material is separated from the interconnect dielectric material by a diffusion barrier comprising at least an in-situ formed metal nitride liner and an overlying metal diffusion barrier liner.
The present disclosure, which provides an interconnect structure having an enhanced diffusion barrier including a metal nitride liner formed in-situ in a lower region of a metal diffusion barrier liner and methods of fabricating the same, will now be described in greater detail by referring to the following discussion and drawings that accompany the present application. It is noted that the drawings of the present application are provided for illustrative purposes only and, as such, the drawings are not drawn to scale.
In the following description, numerous specific details are set forth, such as particular structures, components, materials, dimensions, processing steps and techniques, in order to provide a thorough understanding of the various embodiments of the present disclosure. However, it will be appreciated by one of ordinary skill in the art that the various embodiments of the present disclosure may be practiced without these specific details. In other instances, well-known structures or processing steps have not been described in detail in order to avoid obscuring the various embodiments of the present disclosure.
It will be understood that when an element as a layer, region or substrate is referred to as being “on” or “over” another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
Reference is now made to
The interconnect dielectric material 12 may be located upon a substrate (not shown in the drawings of the present application). The substrate, which is not shown, may comprise a semiconducting material, an insulating material, a conductive material or any combination thereof. When the substrate is comprised of a semiconducting material, any material having semiconductor properties such as, for example, Si, SiGe, SiGeC, SiC, Ge alloys, GaAs, InAs, InP and other III/V or II/VI compound semiconductors, may be used. In addition to these listed types of semiconducting materials, the substrate that is located beneath the interconnect dielectric material 12 can be a layered semiconductor such as, for example, Si/SiGe, Si/SiC, silicon-on-insulators (SOIs) or silicon germanium-on-insulators (SGOIs).
When the substrate is an insulating material, the insulating material can be an organic insulator, an inorganic insulator or a combination thereof including multilayers. When the substrate is a conducting material, the substrate may include, for example, polySi, an elemental metal, alloys of elemental metals, a metal silicide, a metal nitride or any combination thereof including multilayers. When the substrate comprises a semiconducting material, one or more semiconductor devices such as, for example, complementary metal oxide semiconductor (CMOS) devices can be fabricated thereon. When the substrate comprises a combination of an insulating material and a conductive material, the substrate may represent an underlying interconnect level of a multilayered interconnect structure.
The interconnect dielectric material 12 that is employed in the present disclosure may comprise any interlevel or intralevel dielectric including inorganic dielectrics or organic dielectrics. In one embodiment, the interconnect dielectric material 12 may be non-porous. In another embodiment, the interconnect dielectric material 12 may be porous. Some examples of suitable dielectrics that can be used as the interconnect dielectric material 12 include, but are not limited to, SiO2, silsesquioxanes, C doped oxides (i.e., organosilicates) that include atoms of Si, C, O and H, thermosetting polyarylene ethers, or multilayers thereof. The term “polyarylene” is used in this application to denote aryl moieties or inertly substituted aryl moieties which are linked together by bonds, fused rings, or inert linking groups such as, for example, oxygen, sulfur, sulfone, sulfoxide, carbonyl and the like.
The interconnect dielectric material 12 typically has a dielectric constant that is about 4.0 or less, with a dielectric constant of about 2.8 or less being more typical. All dielectric constants mentioned herein are relative to a vacuum, unless otherwise noted. These dielectrics generally have a lower parasitic cross talk as compared with dielectric materials that have a higher dielectric constant than 4.0. The thickness of the interconnect dielectric material 12 may vary depending upon the type of interconnect dielectric material used as well as the exact number of dielectrics layers within the interconnect dielectric material 12. Typically, and for normal interconnect structures, the interconnect dielectric material 12 has a thickness from 50 nm to 1000 nm.
In some embodiments, not shown, a hard mask can be formed on an upper surface of the interconnect dielectric material 12. When present, the hard mask can include an oxide, a nitride, an oxynitride or any multilayered combination thereof. In one embodiment, the hard mask is an oxide such as silicon dioxide, while in another embodiment the hard mask is a nitride such as silicon nitride.
The hard mask is formed utilizing a conventional deposition process including, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), chemical solution deposition, evaporation, and physical vapor deposition (PVD). Alternatively, the hard mask may be formed by one of thermal oxidation, and thermal nitridation.
The thickness of the hard mask employed in the present disclosure may vary depending on the material of the hard mask itself as well as the techniques used in forming the same. Typically, the hard mask has a thickness from 5 nm to 100 nm, with a thickness from 10 nm to 80 nm being even more typical.
Next, and as shown in
The depth of the at least one opening 14 that is formed into the interconnect dielectric material 12 (measured from the upper surface of the interconnect dielectric material 12 to the bottom wall of the at least one opening 14) may vary. In some embodiments, the at least one opening 14 may extend entirely through the interconnect dielectric material 12. In yet other embodiments, the at least one opening 14 stops within the interconnect dielectric material 12 itself. In yet further embodiments, different depth openings can be formed into the interconnect dielectric material 12.
The at least one opening 14 that is formed may be a via opening, a line opening, and/or a combined via/line opening. In one embodiment, and when a combined via/line opening is formed, a via opening can be formed first and then a line opening is formed atop and in communication with the via opening. In another embodiment, and when a combined via/line opening is formed, a line opening can be formed first and then a via opening is formed atop and in communication with the line opening. In
When a via or line is formed, a single damascene process (including the above mentioned lithography and etching steps) can be employed. When a combined via/line is formed a dual damascene process (including at least one iteration of the above mentioned lithography and etching steps) can be employed.
In some embodiments, the hard mask that is formed atop the interconnect dielectric material 12 can be removed from the structure after the interconnect dielectric material 12 has been patterned to include the at least one opening 14. The removal of the hard mask, which is also patterned, can be achieved by utilizing a conventional planarization process such as, for example, chemical mechanical planarization (CMP). In some other embodiments, the patterned hard mask can remain on the upper horizontal surface of the interconnect dielectric material 12 and the patterned hard mask is then removed during a subsequent planarization step.
Referring to
As stated above, the nitrogen enriched dielectric surface layer 18 is formed by subjecting the structure shown in
The thermal nitridation process employed in the present disclosure is performed in any nitrogen-containing ambient, which is not in the form of a plasma. The nitrogen-containing ambients that can be employed in the present disclosure include, but are not limited to, N2, NH3, NH4, NO, and NHx wherein x is between 0 and 1. Mixtures of the aforementioned nitrogen-containing ambients can also be employed in the present disclosure. In some embodiments, the nitrogen-containing ambient is used neat, i.e., non-diluted. In other embodiments, the nitrogen-containing ambient can be diluted with an inert gas such as, for example, He, Ne, Ar and mixtures thereof. In some embodiments, H2 can be used to dilute the nitrogen-containing ambient. Notwithstanding whether the nitrogen-containing ambient is employed neat or diluted, the content of nitrogen within the nitrogen-containing ambient employed in the present disclosure is typically from 10% to 100%, with a nitrogen content within the nitrogen-containing ambient from 50% to 80% being more typical.
In one embodiment, the thermal nitridation process employed in the present disclosure is performed at a temperature from 50° C. to 450° C. In another embodiment, the thermal nitridation process employed in the present disclosure is performed at a temperature from 100° C. to 300° C.
The depth of the nitrogen enriched dielectric surface layer 18 may vary depending on the type of nitrogen-containing ambient employed and the temperature at which the thermal nitridation is performed. Typically, the depth of the nitrogen enriched dielectric surface layer 18, as measured from the outer most exposed surface of the interconnect dielectric material 12 inward, is from 0.5 nm to 20 nm, with a depth from 1 nm to 10 nm being more typical.
Referring now to
The metal diffusion barrier liner 22 that is formed at this point of the present disclosure includes, but is not limited to, Ta, Ti, Ru, RuTa, Co and W. In one embodiment, Ta is employed as the material for the metal diffusion barrier liner 22. The metal diffusion barrier liner 22 can be formed by a deposition process including, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), physical vapor deposition (PVD), sputtering, chemical solution deposition and plating.
As mentioned above, a metal nitride liner 20 forms in-situ during and/or after the deposition of the metal diffusion barrier liner 22 by reacting nitrogen atoms from the nitrogen enriched dielectric surface layer 18 with the metallic atoms of the metal diffusion barrier liner 22. As such, a single barrier liner deposition forms a bilayer structure and improves the efficiency of the process.
In some embodiments of the present disclosure, a bilayer containing the metal nitride liner 20 and the metal diffusion barrier liner 22 is formed. The bilayer diffusion barrier has a distinct interface between the metal nitride liner 20 and the metal diffusion barrier liner 22. This is shown in
The thickness of the metal diffusion barrier liner 22 may vary depending on the deposition process used as well as the material employed. Typically, the metal diffusion barrier liner 22 has a thickness from 2 nm to 50 nm, with a thickness from 5 nm to 20 nm being more typical. The thickness of the metal nitride liner 20 may also vary. Typically, the metal nitride liner 20 has a thickness from 0.5 nm to 20 nm, with a thickness from 1 nm to 10 nm being more typical. It is observed that both the diffusion barrier liner 22 and the metal nitride liner 20 are continuously present, i.e., without no apparent breaks in the liners, in at least the at least one opening 14 of the structure. In embodiments, in which a patterned hard mask is present atop the interconnect dielectric material, the nitrogen enriched dielectric surface layer 18, and the subsequent formation of the metal nitride liner 20 occur only within the at least one opening 14.
In some embodiments, an optional plating seed layer (not specifically shown in the drawings of the present application) can be formed on the surface of the metal diffusion barrier liner 22. The optional plating seed layer can be employed to selectively promote subsequent electroplating of a pre-selected conductive metal or metal alloy. The optional plating seed layer may comprise Cu, a Cu alloy, Ir, an Ir alloy, Ru, a Ru alloy (e.g., TaRu alloy) or any other suitable noble metal or noble metal alloy having a low metal-plating overpotential. Typically, Cu or a Cu alloy plating seed layer is employed, when a Cu metal is to be subsequently formed within the at least one opening 14.
The thickness of the optional seed layer may vary depending on the material of the optional plating seed layer as well as the technique used in forming the same. Typically, the optional plating seed layer has a thickness from 2 nm to 80 nm. The optional plating seed layer can be formed by a conventional deposition process including, for example, CVD, PECVD, ALD, and PVD.
Referring now to
The structure shown in
The conductive material may be formed by any conventional deposition process including chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), sputtering, chemical solution deposition or plating that fills the at least one opening 14 from the bottom upwards can be used. In one embodiment of the present disclosure, the conductive material is formed utilizing a bottom-up plating process.
After depositing the conductive material, a planarization process such as, for example, chemical mechanical polishing (CMP) and/or grinding, is employed to remove portions of the conductive material, the metal diffusion barrier liner 22 and the metal nitride liner 20 that extend above the mouth of the at least one opening 14. In the embodiment shown in
Reference is now made to
The metal nitride liner 30 that is formed in this embodiment of the present disclosure includes, but is not limited to, TaN, TiN, RuN, CoN and TaRuN. In one embodiment, the metal nitride liner 30 is composed of TaN. The metal nitride liner 30 can be formed by a deposition process including, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), physical vapor deposition (PVD), sputtering, chemical solution deposition and plating. The metal nitride liner 30 that is formed typically has a thickness from 2 nm to 50 nm, with a thickness from 5 nm to 20 nm being more typical.
During and/or after the formation of the metal nitride liner 30, the another metal nitride liner 32 forms in-situ by reacting the metal atoms of the metal nitride liner 30 with the underlying nitrogen enriched dielectric surface layer 18. The another metal liner 32 formed in this embodiment includes the same materials and thickness as mentioned above for metal nitride liner 22.
After forming the metal nitride liner 30, the metal diffusion barrier liner 22 is formed atop the metal nitride liner 30. The metal diffusion barrier liner 22 is comprised of one of the materials mentioned above in the embodiment depicted in
The thickness of the another metal nitride liner 32 may vary. Typically, the another metal nitride liner 32 has a thickness from 0.5 to 20 nm, with a thickness from 1 to 10 nm being more typical. It is noted that the metal diffusion barrier liner 22, the metal nitride liner 30 and the another metal nitride liner 32 are continuously present, i.e., without no apparent breaks in the liners, in the structure.
The metal diffusion barrier liner 22, the metal nitride liner 30 and the another metal nitride liner 32 constitute a trilayer diffusion barrier of the present disclosure. This is more clearly seen in
Referring now to
The structure shown in
The conductive material may be formed by any conventional deposition process including chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), sputtering, chemical solution deposition or plating that fills the at least one opening 14 from the bottom upwards can be used. In one embodiment of the present disclosure, the conductive material is formed utilizing a bottom-up plating process.
After depositing the conductive material, a planarization process such as, for example, chemical mechanical polishing (CMP) and/or grinding, is employed to remove portions of the conductive material, the metal diffusion barrier liner 22, the metal nitride 30 and the another metal nitride 32 that extend above the mouth of the at least one opening 14. The planarization process provides the structure shown in
It is noted that in the various embodiments of the present disclosure, the nitrogen content within the nitrogen enriched dielectric surface layer 18 typically decreases after forming the in-situ metal nitride component of the diffusion barrier from its original value.
While the present disclosure has been particularly shown and described with respect to preferred embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in forms and details may be made without departing from the spirit and scope of the present disclosure. It is therefore intended that the present disclosure not be limited to the exact forms and details described and illustrated, but fall within the scope of the appended claims.
This application is a divisional of U.S. patent application Ser. No. 13/164,929, filed Jun. 21, 2011 the entire content and disclosure of which is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5393702 | Yang et al. | Feb 1995 | A |
6174812 | Hsiung et al. | Jan 2001 | B1 |
6191023 | Chen | Feb 2001 | B1 |
6204204 | Paranjpe et al. | Mar 2001 | B1 |
6251806 | Chang et al. | Jun 2001 | B1 |
6303459 | Chen | Oct 2001 | B1 |
6342448 | Lin et al. | Jan 2002 | B1 |
6350667 | Chen et al. | Feb 2002 | B1 |
6437440 | Cabral, Jr. et al. | Aug 2002 | B1 |
6475902 | Hausmann et al. | Nov 2002 | B1 |
6491978 | Kalyanam | Dec 2002 | B1 |
6518203 | Narwankar et al. | Feb 2003 | B2 |
6528180 | Lee et al. | Mar 2003 | B1 |
6680538 | Kim et al. | Jan 2004 | B2 |
6736701 | Shue et al. | May 2004 | B1 |
6783868 | Ciotti et al. | Aug 2004 | B2 |
6900539 | Motoyama | May 2005 | B2 |
6909188 | Akiyama | Jun 2005 | B2 |
6910947 | Paik | Jun 2005 | B2 |
6913938 | Shanmugasundram et al. | Jul 2005 | B2 |
6919636 | Ryan | Jul 2005 | B1 |
6936843 | Cui | Aug 2005 | B2 |
6950716 | Ward et al. | Sep 2005 | B2 |
6952052 | Marathe et al. | Oct 2005 | B1 |
6961626 | Paik | Nov 2005 | B1 |
6984198 | Krishnamurthy et al. | Jan 2006 | B2 |
6999836 | Schwarm et al. | Feb 2006 | B2 |
7026721 | Chen | Apr 2006 | B2 |
7040956 | Paik | May 2006 | B2 |
7069101 | Arackaparambil et al. | Jun 2006 | B1 |
7071562 | Ngo et al. | Jul 2006 | B2 |
7078810 | Wang et al. | Jul 2006 | B2 |
7082345 | Shanmugasundram et al. | Jul 2006 | B2 |
7096085 | Paik | Aug 2006 | B2 |
7101799 | Paik | Sep 2006 | B2 |
7151315 | Wu et al. | Dec 2006 | B2 |
7154178 | Lin | Dec 2006 | B2 |
7160739 | Shanmugasundram et al. | Jan 2007 | B2 |
7174230 | Arackaparambil et al. | Feb 2007 | B2 |
7188142 | Chi et al. | Mar 2007 | B2 |
7199020 | Mehrotra et al. | Apr 2007 | B2 |
7201936 | Schwarm et al. | Apr 2007 | B2 |
7205228 | Padhi et al. | Apr 2007 | B2 |
7221990 | Paik | May 2007 | B2 |
7225047 | Al-Bayati et al. | May 2007 | B2 |
7272459 | Kokotov et al. | Sep 2007 | B2 |
7333871 | Schwarm | Feb 2008 | B2 |
7337019 | Reiss et al. | Feb 2008 | B2 |
7349753 | Paik | Mar 2008 | B2 |
7354332 | Surana et al. | Apr 2008 | B2 |
7356377 | Schwarm | Apr 2008 | B2 |
7358589 | Hawley et al. | Apr 2008 | B1 |
7390726 | Issaq et al. | Jun 2008 | B1 |
7393722 | Issaq et al. | Jul 2008 | B1 |
7405151 | Wang et al. | Jul 2008 | B2 |
7459763 | Issaq et al. | Dec 2008 | B1 |
7531403 | Icel et al. | May 2009 | B2 |
7611912 | Hong et al. | Nov 2009 | B2 |
7666788 | Sinha | Feb 2010 | B2 |
7698012 | Shanmugasundram et al. | Apr 2010 | B2 |
7700474 | Cerio, Jr. | Apr 2010 | B2 |
7772115 | Hiatt | Aug 2010 | B2 |
7833894 | Hiatt | Nov 2010 | B2 |
20050121786 | Furuya et al. | Jun 2005 | A1 |
20070152333 | Lee | Jul 2007 | A1 |
Entry |
---|
Wilks, J.A., et al., “Nitridation of organo-silicate glass: A self-limiting process for PVD Ta1+xN/Ta barrier formation”, Applied Surface Science, 2009, 255, pp. 9543-9547. |
Number | Date | Country | |
---|---|---|---|
20130168863 A1 | Jul 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13164929 | Jun 2011 | US |
Child | 13776016 | US |