Claims
- 1. A method for fabricating an integrated circuit including a plurality of metal layers separated by dielectric layers, said method comprising the steps of:
- (a) forming a first conductive layer;
- (b) covering said first conductive layer with a conductive etchstop layer;
- (c) patterning and etching said etchstop layer in a desired pattern;
- (d) removing portions of said first metal layer not covered by said patterned etchstop layer;
- (e) depositing an interlevel dielectric layer on said etchstop layer plus first conductive layer;
- (f) etching a portion of said interlevel dielectric layer above said etchstop layer plus first conductive layer with an etchant that removes said interlevel dielectric layer at least thirty times faster than said etchstop layer to form a via through said interlevel dielectric layer having a bottom on said etchstop layer; and
- (g) filling said via with a second conductive layer.
- 2. The method of claim 1, wherein said conductive etchstop layer of step (b) of claim 1 is a material selected from the group consisting of Ti--Al, Ti--Al--N, Ta--Al, Al--N, Ti--Al/Ti--N, Ti--Al--N/Ti--N, Ta--Al/Ti--N, and Ti--Al/Ti--Al--N.
- 3. The method of claim 2, wherein said material is Ti--Al--N.
- 4. The method of claim 3, wherein said Ti--Al--N is (Ti.sub.1-x Al.sub.x)--N, where x is in the range of approximately 0.01 to 0.60.
- 5. The method of claim 2, wherein said material is Ti--Al.
- 6. The method of claim 5, wherein said material is TiAl.sub.3.
- 7. The method of claim 1, wherein the etchant of step (f) of claim 1 is a fluorine-bearing etchant.
- 8. The method of claim 7, wherein said interlevel dielectric is silicon dioxide and said fluorine-bearing etchant is Ar/CF.sub.4 /CHF.sub.3.
- 9. The method of claim 7, wherein said interlevel dielectric is silicon nitride and said fluorine-bearing etchant is Ar/CF.sub.4 /O.sub.2.
- 10. A high-selectivity via etching process, comprising the steps of:
- (a) forming an etchstop layer of a material selected from the group consisting of Ti--Al, Ti--Al--N, Ta--Al, Al--N, Ti--Al/Ti--N, Ti--Al--N/Ti--N, Ta--Al/Ti--N, and Ti--Al/Ti--Al--N;
- (b) forming a dielectric layer over said etchstop layer; and
- (c) etching said dielectric layer with a fluorine-bearing etchant.
- 11. The method of claim 10, wherein said material is Ti--Al--N.
- 12. The method of claim 11, wherein said Ti--Al--N is (Ti.sub.1-x Al.sub.x)--N, where x is in the range of approximately 0.01 to 0.60.
- 13. The method of claim 11, wherein said material is Ti--Al.
- 14. The method of claim 13, wherein said material is TiAl.sub.3.
- 15. The method of claim 10, wherein said dielectric layer is silicon dioxide and said fluorine-bearing etchant is Ar/CF.sub.4 /CHF.sub.3.
- 16. The method of claim 10, wherein said dielectric layer is silicon nitride and said fluorine-bearing etchant is Ar/CF.sub.4 /O.sub.2.
Parent Case Info
This application claims priority under 35 USC .sctn. 119(e) (1) of provisional application Ser. No. 60/051,258, filed Jun. 30, 1997.
US Referenced Citations (6)