Claims
- 1. A method of operating a memory cell comprising:
- coupling a positive offset voltage to a source node of the memory cell; and
- sensing a programmed or erased state of the memory cell while the positive offset voltage is at the source node.
- 2. The method of claim 1 wherein the positive offset voltage is below VDD of the integrated circuit.
- 3. The method of claim 1 wherein the positive offset voltage is above ground and less than VDD.
- 4. The method of claim 1 wherein the positive offset voltage is in a range between ground and about 1 volt.
- 5. The method of claim 1 wherein the positive offset voltage is above about 1 volt and below about 3 volts.
- 6. The method of claim 1 wherein the positive offset voltage centers an operational window of the memory cell.
- 7. The method of claim 1 wherein the positive offset voltage is generated on-chip.
- 8. The method of claim 1 wherein the positive offset voltage is provided from an external source.
- 9. The method of claim 1 further comprising:
- adjusting the positive offset voltage during operation of the integrated circuit to compensate for variations in an erased threshold voltage of the memory cell.
- 10. The method of claim 1 further comprising:
- adjusting the positive offset voltage during operation of the integrated circuit to compensate for variations in a program threshold voltage of the memory cell.
Parent Case Info
This application claims the benefit of U.S. Provisional Application No. 60/024,063, filed Aug. 16, 1996, incorporated herein by reference.
US Referenced Citations (39)
Foreign Referenced Citations (3)
Number |
Date |
Country |
WO 9422142 |
Sep 1994 |
WOX |
WO 9601474 |
Jan 1996 |
WOX |
WO 9601499 |
Jan 1996 |
WOX |