Claims
- 1. A method of evaluating a margin of a memory cell comprising:
- selecting a memory cell;
- decoupling memory cells adjacent to the selected memory cell by placing a voltage on terminals of the adjacent memory cells such that a gate-to-source voltage for each adjacent cell is less than a turn-on threshold of the adjacent cell; and
- evaluating a margin of the selected memory cell.
- 2. A method of evaluating a margin of a memory cell comprising:
- selecting a memory cell;
- decoupling memory cells adjacent to the selected memory cell by placing a voltage on a source terminal of the adjacent memory cells such that the adjacent cells are biased off; and
- evaluating a margin of the selected memory cell.
- 3. The method of claims 1 or 2 wherein the voltage is above VSS.
- 4. The method of claims 1 or 2 wherein the memory cell is a floating gate device.
- 5. The method of claims 1 or 2 wherein the memory cell is a Flash technology programmable device.
- 6. The method of claims 1 or 2 wherein the memory cell is an EEPROM technology programmable device.
- 7. The method of claim 1 wherein the voltage is placed on source terminals of the adjacent memory cells.
- 8. The method of claims 1 or 2 wherein the voltage is above ground.
- 9. The method of claims 1 or 2 wherein the voltage is above about 2 volts.
- 10. The method of claim 1 wherein evaluating a margin of the selected memory cell comprises:
- sweeping a source line of the selected memory cell with a positive voltage until the selected memory device conducts.
- 11. The method of claim 1 wherein evaluating a margin of the selected memory cell comprises:
- sweeping a source line of the selected memory cell with a sweep voltage until the selected memory cell does not conduct.
- 12. The method of claim 1 wherein evaluating a margin of the selected memory cell comprises:
- coupling an offset voltage to a source line of the selected memory cell; and
- sweeping a control gate line of the selected memory cell with a sweep voltage to determine a voltage at the control gate line at which the selected memory cell begins to conduct.
- 13. The method of claim 1 wherein evaluating a margin of the selected memory cell comprises:
- coupling an offset voltage to a source line of the selected memory cell; and
- sweeping a control gate line of the selected memory cell with a sweep voltage to determine a voltage at the control gate line at which the selected memory cell begins to not conduct.
- 14. The method of claim 1 wherein to decouple the adjacent memory cells, a negative voltage is placed at a substrate terminal of the adjacent memory cells.
- 15. The method of claim 1 wherein to decouple the adjacent memory cells, a negative voltage is placed at a control gate terminal of the adjacent memory cells.
- 16. The method of claims 12 or 13 wherein the sweep voltage includes negative voltages.
- 17. The method of claim 14 wherein to evaluate a margin of the selected memory comprises:
- sweeping a sweep voltage at a control gate line of the memory cell to determine a voltage at which the memory cell begins to conduct.
Parent Case Info
This application is a division of U.S. patent application Ser. No. 08/915,519, filed Aug. 14, 1997, which claimed priority from U.S. provisional patent application No. 60/024,063, filed Aug. 16, 1996, which are incorporated by reference. This application claims the benefit of U.S. Provisional Application No. 60/024,063, filed Aug. 16, 1996, incorporated herein by reference.
US Referenced Citations (49)
Foreign Referenced Citations (3)
Number |
Date |
Country |
WO 9422142 |
Sep 1994 |
WOX |
WO 9601474 |
Jan 1996 |
WOX |
WO 9601499 |
Jan 1996 |
WOX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
915519 |
Aug 1997 |
|