Embodiments disclosed herein pertain to ferroelectric field effect transistors, to pluralities of ferroelectric field effect transistors arrayed in row lines and column lines, and to methods of forming a plurality of ferroelectric field effect transistors.
Memory is one type of integrated circuitry, and is used in computer systems for storing data. Memory may be fabricated in one or more arrays of individual memory cells. Memory cells may be written to, or read from, using digit lines (which may also be referred to as bit lines, data lines, sense lines, or data/sense lines) and access lines (which may also be referred to as word lines). The digit lines may conductively interconnect memory cells along columns of the array, and the access lines may conductively interconnect memory cells along rows of the array. Each memory cell may be uniquely addressed through the combination of a digit line and an access line.
Memory cells may be volatile or non-volatile. Non-volatile memory cells can store data for extended periods of time including when the computer is turned off. Volatile memory dissipates and therefore requires being refreshed/rewritten, in many instances multiple times per second. Regardless, memory cells are configured to retain or store memory in at least two different selectable states. In a binary system, the states are considered as either a “0” or a “1”. In other systems, at least some individual memory cells may be configured to store more than two levels or states of information.
A field effect transistor is one type of electronic component that may be used in a memory cell. These transistors comprise a pair of conductive source/drain regions having a semiconductive channel region there-between. A conductive gate is adjacent the channel region and separated there-from by a thin gate insulator. Application of a suitable voltage to the gate allows current to flow from one of the source/drain regions to the other through the channel region. When the voltage is removed from the gate, current is largely prevented from flowing through the channel region. Field-effect transistors may also include additional structure, for example reversibly programmable charge storage regions as part of the gate construction. Transistors other than field-effect transistors, for example bipolar transistors, may additionally or alternately be used in memory cells. Transistors may be used in many types of memory. Further, transistors may be used and formed in arrays other than memory.
One type of transistor is a ferroelectric field effect transistor (FeFET) wherein at least some portion of the gate construction comprises ferroelectric material. Such materials are characterized by two stable polarized states. These different states in field effect transistors may be characterized by different threshold voltage (Vt) for the transistor or by different channel conductivity for a selected operating voltage. Polarization state of the ferroelectric material can be changed by application of suitable programming voltages, and which results in one of high channel conductance or low channel conductance. The high and low conductance, invoked by the ferroelectric polarization state, remains after removal of the programming gate voltage (at least for a time). The status of the channel can be read by applying a small drain voltage which does not disturb the ferroelectric polarization.
A ferroelectric field effect transistor 10 in accordance with an embodiment of the invention is initially described with reference to
Any of the materials and/or structures described herein may be homogenous or non-homogenous, and regardless may be continuous or discontinuous over any material that such overlie. As used herein, “different composition” only requires those portions of two stated materials that may be directly against one another to be chemically and/or physically different, for example if such materials are not homogenous. If the two stated materials are not directly against one another, “different composition” only requires that those portions of the two stated materials that are closest to one another be chemically and/or physically different if such materials are not homogenous. In this document, a material or structure is “directly against” another when there is at least some physical touching contact of the stated materials or structures relative one another. In contrast, “over”, “on”, and “against” not preceded by “directly”, encompass “directly against” as well as construction where intervening material(s) or structure(s) result(s) in no physical touching contact of the stated materials or structures relative one another. Further, unless otherwise stated, each material may be formed using any suitable existing or yet-to-be-developed technique, with atomic layer deposition, chemical vapor deposition, physical vapor deposition, epitaxial growth, diffusion doping, and ion implanting being examples.
Example material 12 includes appropriately p-type and/or n-type doped monocrystalline or polycrystalline silicon.
Ferroelectric transistor 10 comprises a semiconductive channel 14 (
Ferroelectric transistor 10 includes a gate construction 28 comprising various materials. Example gate construction 28 includes inner dielectric 30 extending along channel top 20 and laterally along channel sidewalls 16, 18. Example inner dielectric materials 30 include one or both of silicon dioxide and silicon nitride. An example thickness for dielectric 30 is about 10 to 100 Angstroms. In this document, “thickness” by itself (no preceding directional adjective) is defined as the mean straight-line distance through a given material or region perpendicularly from a closest surface of an immediately adjacent material of different composition or of an immediately adjacent region. Additionally, the various materials described herein may be of substantially constant thickness or of variable thicknesses.
Inner conductive (i.e., electrically) material 32 (designated in
Outer ferroelectric material 34 is elevationally outward of inner conductive material 32 and extends along channel top 20. Any suitable existing or yet-to-be-developed ferroelectric material may be used. Examples include ferroelectrics that have one or more of transition metal oxide, zirconium, zirconium oxide, hafnium, hafnium oxide, lead zirconium titanate, and barium strontium titanate, and may have dopant therein which comprises one or more of silicon, aluminum, lanthanum, yttrium, erbium, calcium, magnesium, strontium, and a rare earth element. Two specific examples are HfxSiyOz and HfxZryOz. An example thickness for outer ferroelectric material 34 is about 10 to 100 Angstroms.
Outer conductive material 36 is elevationally outward of outer ferroelectric material 34 and extends along channel top 20. Example materials include any of those described above with respect to inner conductive material 32, with one example being a composite of elemental tungsten and TiN. An example thickness for material 32 is about 100 to 1,000 Angstroms. Example gate construction 28 may be considered by people of skill in the art as MFMIS construction.
In one embodiment, no portion of outer ferroelectric material 34 is laterally over any of channel sidewalls 16, 18, for example as is shown. In one embodiment, no portion of outer conductive material 36 is laterally over any of channel sidewalls 16, 18, for example as shown. In one embodiment, each source/drain region 22 has a maximum elevational thickness TSD (
Field effect transistor 10 is shown as being horizontally oriented, although vertical orientation or orientations other than vertical or horizontal may be used. In this document, vertical is a direction generally orthogonal to horizontal, with horizontal referring to a general direction along a primary surface relative to which a substrate is processed during fabrication. Further, vertical and horizontal as used herein are generally perpendicular directions relative one another independent of orientation of the substrate in three dimensional space. Additionally, elevational, above, and below are with reference to the vertical direction. Further in the context of this document, a vertically oriented transistor is characterized by predominant current flow through the channel in the vertical direction. A horizontally oriented transistor is characterized by predominant current flow through the channel in the horizontal direction.
In the example embodiments of
In one embodiment, all of the outer conductive material, the outer ferroelectric material, and the inner semiconductive material have at least two pairs of laterally opposing vertical sidewalls elevationally outward of the channel that are laterally coincident relative one another, for example as is shown with respect to gate construction 28 in
Each of outer conductive material 36, outer ferroelectric material 34, and inner conductive material 32 in the depicted embodiment may be considered as having respective encircling perimeter edges in at least one respective horizontal cross-section elevationally outward of channel 14 (e.g., respective perimeter edges as defined by their respective sidewalls in at least one horizontal plane). In some embodiments, any two or all three of such encircling perimeter edges are everywhere laterally coincident, with all three encircling perimeter being shown as being laterally coincident in example gate construction 28 in
Some embodiments of the invention include a plurality of ferroelectric field effect transistors arrayed in row lines and column lines, for example an array 65 as shown in
In one embodiment, at least one of the outer conductive material and the outer ferroelectric material is discontinuous along both of the row lines and the column lines between immediately adjacent transistors.
In one embodiment, the outer conductive material and the outer ferroelectric material are discontinuous between immediately adjacent transistors along one of the collective row lines and the collective column lines. The conductive material and the outer ferroelectric material are continuous between immediately adjacent transistors along the other of the collective row lines and the column lines. An alternate such example is shown in
The above array embodiments show a single source/drain region 22 being shared between and by two immediately adjacent transistors 10 in a given column 67, and semiconductive material 12 also being continuous along an individual column 67. Alternately, as examples, the semiconductive material along individual columns may be formed to be partially or wholly discontinuous between immediately adjacent transistors, and/or source/drain regions 22 might not be shared by immediately adjacent transistors. One such example embodiment array 65b is shown in
Ferroelectric field effect transistors and arrays in accordance with the invention may be fabricated using any existing or yet-to-be-developed techniques, including for example those described below.
Embodiments of the invention include methods of forming a plurality of ferroelectric field effect transistors. Example such embodiments are described with reference to
Referring to
Referring to
Referring to
In the above example embodiment, etching is shown as having occurred first with respect to
Referring to
Any other attribute(s) or construction(s) as described above may be used.
In some embodiments, a ferroelectric field effect transistor comprises a semiconductive channel comprising opposing sidewalls and an elevationally outermost top. A source/drain region is at opposite ends of the channel. A gate construction of the transistor comprises inner dielectric extending along the channel top and laterally along the channel sidewalls. Inner conductive material is elevationally and laterally outward of the inner dielectric and extends along the channel top and laterally along the channel sidewalls. Outer ferroelectric material is elevationally outward of the inner conductive material and extends along the channel top. Outer conductive material is elevationally outward of the outer ferroelectric material and extends along the channel.
In some embodiments, a plurality of ferroelectric field effect transistors is arrayed in row lines and column lines. Individual of the ferroelectric field effect transistors comprise a semiconductive channel comprising opposing sidewalls and an elevationally outermost top. A source/drain region is at opposite ends of the channel. A gate construction of the individual transistors comprises inner dielectric extending along the channel top and laterally along the channel sidewalls. Inner conductive material is elevationally and laterally outward of the inner dielectric and extends along the channel top and laterally along the channel sidewalls. Outer ferroelectric material is elevationally outward of the inner conductive material and extends along the channel top. Outer conductive material is elevationally outward of the outer ferroelectric material and extends along the channel top. At least one of the outer conductive material and the outer ferroelectric material is discontinuous along both of the row lines and the column lines between immediately adjacent transistors.
In some embodiments, a plurality of ferroelectric field effect transistors arrayed in row lines and column lines comprises individual ferroelectric field effect transistors comprise a semiconductive channel comprising sidewalls and an elevationally outermost top. A source/drain region is at opposite ends of the channel. A gate construction of the individual transistors comprises inner dielectric extending along the channel top and laterally along the channel sidewalls. Inner conductive material is elevationally and laterally outward of the inner dielectric and extends along the channel top and laterally along the channel sidewalls. Outer ferroelectric material is elevationally outward of the inner conductive material and extends along the channel top. Outer conductive material is elevationally outward of the outer ferroelectric material and extends along the channel top. The outer conductive material and the outer ferroelectric material are discontinuous between immediately adjacent transistors along one of a) the collective row lines, and b) the collective column lines. The outer conductive material and the ferroelectric material are continuous between immediately adjacent transistors along the other of the collective row lines and the collective column lines.
In some embodiments, an MFMIS transistor has F along a horizontal channel surface and I along a vertical channel surface. In some such embodiments, F is not along any vertical channel surface of the transistor. In some such embodiments, I is along two vertical channel surfaces of the transistor. In some such embodiments, total area of I that is over the channel of the transistor is greater than total area of F that is over the channel of the transistor.
In some embodiments, a method of forming a plurality of ferroelectric field effect transistors comprises forming a plurality of trenches into semiconductive material, the trenches being parallel and longitudinally elongated relative to horizontal. Inner dielectric is formed over sidewalls of the trenches and over semiconductive material that is between the trenches. First inner conductive material is formed over the inner dielectric, bases of the trenches, the trench sidewalls, and the semiconductive material that is between the trenches. The first inner conductive material is continuous within and between the trenches at least in a direction orthogonal to a horizontal longitudinal running direction of the parallel trenches. Second inner conductive material is formed over and electrically couples to the first inner conductive material. The second inner conductive material is formed elevationally thicker over the semiconductive material that is between the trenches than any that is formed elevationally centrally over the trench bases. In at least one common etching step, anisotropically etching is conducted of both: a) the first inner conductive material from over the trench bases to isolate the first inner conductive material from being continuous over the individual trench bases; and b) the second inner conductive material that is elevationally over the semiconductive material that is between the trenches. After the etching, outer ferroelectric material is formed elevationally over the first inner conductive material that is over the semiconductive material that is between the trenches. Outer conductive material is formed elevationally over the outer ferroelectric material. Source/drain regions are formed in the semiconductive material that is between the trenches on opposing sides of the first inner conductive material that overlies the semiconductive material that is between the trenches.
In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.
This patent resulted from a divisional application of U.S. patent application Ser. No. 14/260,977, filed Apr. 24, 2014, entitled “Ferroelectric Field Effect Transistors, Pluralities Of Ferroelectric Field Effect Transistors Arrayed In Row Lines And Column Lines, And Methods Of Forming A Plurality Of Ferroelectric Field Effect Transistors”, naming Durai Vishak Nirmal Ramaswamy and Kirk D. Prall as inventors, the disclosure of which is incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
6236076 | Arita et al. | May 2001 | B1 |
6242299 | Hickert | Jun 2001 | B1 |
6256220 | Kamp | Jul 2001 | B1 |
6336544 | Blad | Jan 2002 | B1 |
6370056 | Chen et al. | Apr 2002 | B1 |
6674109 | Fujimori et al. | Jan 2004 | B1 |
6717215 | Fricke et al. | Apr 2004 | B2 |
6717838 | Hosoi | Apr 2004 | B2 |
6885048 | Tarui et al. | Apr 2005 | B2 |
7180141 | Eliason et al. | Feb 2007 | B2 |
7525830 | Kang | Apr 2009 | B2 |
7902594 | Ono | Mar 2011 | B2 |
8021897 | Sills et al. | Sep 2011 | B2 |
8304823 | Boescke | Nov 2012 | B2 |
8796085 | Koldiaev | Aug 2014 | B2 |
9276092 | Karda | Mar 2016 | B1 |
20020125536 | Iwasa | Sep 2002 | A1 |
20030001189 | Fujiwara et al. | Jan 2003 | A1 |
20030075753 | Chu et al. | Apr 2003 | A1 |
20030183936 | Ito et al. | Oct 2003 | A1 |
20040002176 | Xu | Jan 2004 | A1 |
20040004240 | Nishikawa | Jan 2004 | A1 |
20040036111 | Nishikawa et al. | Feb 2004 | A1 |
20040090815 | Tajiri | May 2004 | A1 |
20050282296 | Hsu et al. | Dec 2005 | A1 |
20060014307 | Kweon | Jan 2006 | A1 |
20060118841 | Eliason et al. | Jun 2006 | A1 |
20070108524 | Ito et al. | May 2007 | A1 |
20070272960 | Hsu et al. | Nov 2007 | A1 |
20070285970 | Toda et al. | Dec 2007 | A1 |
20080225569 | Nawano | Sep 2008 | A1 |
20090095950 | Lieber et al. | Apr 2009 | A1 |
20090141547 | Jin | Jun 2009 | A1 |
20090209051 | Kang | Aug 2009 | A1 |
20090250681 | Smythe et al. | Oct 2009 | A1 |
20100039850 | Kitazaki | Feb 2010 | A1 |
20100110753 | Slesazeck | May 2010 | A1 |
20100110758 | Li et al. | May 2010 | A1 |
20100140589 | Ionescu | Jun 2010 | A1 |
20100207168 | Sills et al. | Aug 2010 | A1 |
20100232200 | Shepard | Sep 2010 | A1 |
20100321975 | Kimura et al. | Dec 2010 | A1 |
20110033955 | Kang | Feb 2011 | A1 |
20110210326 | Suzawa et al. | Sep 2011 | A1 |
20110248324 | Kang | Oct 2011 | A1 |
20110261607 | Tang | Oct 2011 | A1 |
20110292713 | Perner | Dec 2011 | A1 |
20120140542 | Liu | Jun 2012 | A1 |
20120164798 | Sills et al. | Jun 2012 | A1 |
20120187363 | Liu | Jul 2012 | A1 |
20120248398 | Liu | Oct 2012 | A1 |
20120280291 | Lee et al. | Nov 2012 | A1 |
20120292584 | Rocklein et al. | Nov 2012 | A1 |
20120319185 | Liang et al. | Dec 2012 | A1 |
20120327714 | Lue | Dec 2012 | A1 |
20130020575 | Ishizuka et al. | Jan 2013 | A1 |
20130043455 | Bateman | Feb 2013 | A1 |
20130056698 | Satoh et al. | Mar 2013 | A1 |
20130099303 | Huang et al. | Apr 2013 | A1 |
20130126816 | Tang et al. | May 2013 | A1 |
20130193400 | Sandhu et al. | Aug 2013 | A1 |
20140034896 | Ramaswamy et al. | Feb 2014 | A1 |
20140077150 | Ho et al. | Mar 2014 | A1 |
20140097484 | Seol et al. | Apr 2014 | A1 |
20140106523 | Koldiaev | Apr 2014 | A1 |
20140153312 | Sandhu et al. | Jun 2014 | A1 |
20140269002 | Jo | Sep 2014 | A1 |
20140269046 | Laurin et al. | Sep 2014 | A1 |
20150097154 | Kim et al. | Apr 2015 | A1 |
20150129824 | Lee et al. | May 2015 | A1 |
Number | Date | Country |
---|---|---|
14836755.0 | Feb 2017 | EP |
H09-232447 | Sep 1997 | JP |
2003-045174 | Feb 2003 | JP |
2009-170511 | Jul 2009 | JP |
10-2015-0041705 | Apr 2015 | KR |
449924 | Aug 2001 | TW |
483170 | Apr 2002 | TW |
WO 2008-073529 | Jun 2008 | WO |
PCTUS2014047570 | Nov 2014 | WO |
PCTUS2015025894 | Jul 2015 | WO |
PCTUS2015032999 | Aug 2015 | WO |
PCTUS2014047570 | Feb 2016 | WO |
PCTUS2016013174 | May 2016 | WO |
PCTUS16040131 | Oct 2016 | WO |
PCTUS2015025894 | Oct 2016 | WO |
PCTUS201642719 | Oct 2016 | WO |
PCTUS2015032999 | Dec 2016 | WO |
Entry |
---|
Pontes, et al.; Synthesis, optical and ferroelectric properties of PZT thin films: experimental and theoretical investigation; J. Mater. Chem vol. 22; 2012; pp. 6587-6596. |
Rotaru et al.; Amorphous Phase Influence on the Optical Bandgap of Polysilicon; phys. stat. sol. (a) 171; 1999; pp. 365-370. |
U.S. Appl. No. 13/964,309, filed Aug. 12, 2013, Karda et al. |
U.S. Appl. No. 14/152,664, filed Jan. 10, 2014, Karda. |
U.S. Appl. No. 14/260,977, filed Apr. 24, 2014, Ramaswamy. |
U.S. Appl. No. 14/305,459, filed Jun. 16, 2014, Ramaswamy et al. |
U.S. Appl. No. 14/508,912, filed Oct. 7, 2014, Ramaswamy. |
Breakdown of High-Performance Monolayer MoS2 Transistors; Lembke et al.; www.acsnano.org; Oct. 2012; pp. A-F. |
Current Status of Ferroelectric Random-Acess Memory; Arimoto et al.; MRS Bulletin; Nov. 2004; pp. 823-828. |
Das et al.; High Performance Multliayer MoS2 Transistors with Scandium Contacts; NANO Letters; ACS Publications; Dec. 14, 2012; pp. 100-105. |
Ferroelectric Nonvolatile Nanowire Memory Circuit Using a Single ZnO Nanowire and Copolymer Top Layer; Tack Lee et al.; Advanced Materials 2012, 24, pp. 3020-3025. |
Ferroelectric RAM; http://en.wikipedia.org/wiki/Ferroelectric—RAM; Last Modified Feb. 25, 2013; 6 pp. |
Large Area Vapor Phase Growth and Characterization of MoS2 Atomic Layers on SiO2 Substrate; Zhan et al.; Dept. of Mechanical Engineering & Materials Science; Rice University: Feb. 15, 2012; 24 pp. |
Liu et al.; Growth of Large-Area and Highly Crystailine MoS2 Thin Layers on Insulating Substrates; NANO Letters; ACS Publications; Feb. 27, 2012; pp. 1538-1544. |
Min et al.; Nanosheet thickness-modulated MoS2 dielectric property evidenced by field-effect transistor performance; The Royal Society of Chemistry; Dec. 3, 2012; 2 pp. |
MoS 2 Nanosheets for Top-Gate Nonvolatile Memory Transistor Channel; Sung Lee et al.; Small 2012,8, No. 20, pp. 3111-3115. |
Nonvolatile ferroelectric-gate field-effect transistors using SrBi2Ta2O9/Pt/SRTa2O6/SiON/Si structures; E. Tokumitsu; Applied Physics Letters, vol. 75, No. 4; Jul. 26, 1999; pp. 575-577. |
Pandey et al., “Structural, ferroelectric and optical properties of PZT thin films”, 2005, Physica B, vol. 368, Nov. 2005; pp. 135-142. |
R.S. Lous; Ferroelectric Memory Devices, How to store information of the future; Top Master Programme in Nanoscience; Jul. 2011; 23 pp. |
Recent Progress of Ferroelectric-Gate Field-Effect Transistors and Applications to Nonvolatile Logic and FeNAND Flash Memory; Sakai et al.; Materials 2010, 3, Nov. 18, 2010; pp. 4950-4964. |
Robertson, “Band offsets of wide-band-gap oxides and implications for future electronic devices”; J. Vac. Sci. Technol., B 18(3); May 2000; pp. 1785-1791. |
Single-layer MoS2 transistors; Radisavijevic et al.; Nature Nanotechnology; vol. 6; Mar. 2011; pp. 147-150. |
W. Liu et al.; Role of Metal Contacts in Designing High-Performance Monolayer n-Type WSe2 Field Effect Transistors; NANO Letters; ACS Publications; Mar. 25, 2013; pp. 1983-1990. |
Zhang et al.; Ambipolar MoS2 thin Flake Transistors; NANO Letters; ACS Publications; Jan. 25, 2012; pp. 1136-1140. |
Number | Date | Country | |
---|---|---|---|
20160155855 A1 | Jun 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14260977 | Apr 2014 | US |
Child | 15005250 | US |