Claims
- 1. A GaAs semiconductor device comprising:
- a GaAs substrate;
- a plurality of ohmic contact electrodes formed on said substrate and each including a layer of alloy of gold; and
- a plurality of conductive members respectively formed on said ohmic contact electrodes and each including an upper layer of aluminum and a lower layer of a metal capable of preventing gold from passing therethrough, said lower layer being formed to cover completely the top and side surfaces of a corresponding one of said ohmic contact electrodes.
- 2. A GaAs semiconductor device according to claim 1, further comprising a semiconductor region of the opposite conductivity type formed in the surface area of said semiconductor substrate and said ohmic contact electrodes are formed in ohmic contact with said semiconductor region.
- 3. A GaAs semiconductor device according to claim 2, wherein said lower layer of said conductive members has a greater thickness than that of said ohmic contact electrode.
- 4. A GaAs semiconductor device according to claim 3, wherein said lower layer of said conductive members is made of a metal selected from a group consisting of titanium, molybdenum, and tantalum.
- 5. A GaAs semiconductor device according to claim 4, wherein each said ohmic contact electrode includes an upper layer of platimum and a lower layer of Au-Ge alloy.
- 6. A GaAs semiconductor device according to claim 3, wherein each said ohmic contact electrode includes an upper layer of platimum and a lower layer of Au-Ge alloy.
- 7. A GaAs semiconductor device according to claim 1, wherein said lower layer of said conductive members has a greater thickness than that of said ohmic contact electrode.
- 8. A GaAs semiconductor layer device according to claim 7, wherein said lower layer of said conductive members is made of a metal selected from a group consisting of titanium, molybdenum, and tantalum.
- 9. A GaAs semiconductor device according to claim 8, wherein each said ohmic contact electrode includes an upper layer of platimum and a lower layer of Au-Ge alloy.
- 10. A GaAs semiconductor device according to claim 1, wherein a semiconductor region is formed in the surface area of said semiconductor substrate and said ohmic contact electrode is disposed on said semiconductor substrate and semiconductor region, and formed in ohmic contact with said semiconductor region.
- 11. A GaAs semiconductor device comprising:
- a GaAs substrate;
- n.sup.+ -source and drain regions formed in the surface area of said GaAs substrate;
- a channel region formed between said n.sup.+ -type source and drain regions in the surface area of said GaAs substrate;
- a gate structure formed on said channel region;
- first and second ohmic contact electrodes respectively formed in ohmic contact with said n.sup.+ -type source and drain regions, and each including a layer of alloy of gold;
- first and second conductive members respectively formed on said first and second ohmic contact electrodes without touching said channel region and each including an upper layer of aluminum and a lower layer of metal capable of preventing gold from passing therethrough, said lower layer being formed to cover completely the top and side surfaces of a corresponding one of said first and second ohmic contact electrodes.
- 12. A GaAs semiconductor device according to claim 11, wherein said lower layer of each of said first and second conductive members has a greater thickness than that of said first and second ohmic contact electrodes.
- 13. A GaAs semiconductor device according to claim 12, wherein said lower layer of each said first and second conductive members is made of a metal selected from a group consisting of titanium, molybdenum, and tantalum.
- 14. A GaSa semiconductor device according to claim 13, wherein each of said first and second ohmic contact electrodes includes an upper layer of platinum and a lower layer of Au-Ge alloy.
Priority Claims (1)
Number |
Date |
Country |
Kind |
58-94859 |
May 1983 |
JPX |
|
Parent Case Info
This application is a continuation, of application Ser. No. 613,186, filed 5/23/84, now abandoned.
Foreign Referenced Citations (4)
Number |
Date |
Country |
0110460 |
Sep 1978 |
JPX |
0080366 |
Jun 1980 |
JPX |
5728359 |
Feb 1982 |
JPX |
0040858 |
Mar 1983 |
JPX |
Non-Patent Literature Citations (1)
Entry |
"Ohmic Contact Technique for N-Type GaAs, GaAsP and GaAlAs"-Rideout--IBM Disclosure Bulletin--vol. 16, No. 9, Feb. 1974, pp. 3070-3071. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
613186 |
May 1984 |
|