High mobility power metal-oxide semiconductor field-effect transistors

Information

  • Patent Grant
  • 9425043
  • Patent Number
    9,425,043
  • Date Filed
    Friday, December 22, 2006
    17 years ago
  • Date Issued
    Tuesday, August 23, 2016
    8 years ago
Abstract
High mobility P-channel power metal oxide semiconductor field effect transistors. In accordance with an embodiment of the present invention, a power MOSFET is fabricated such that the holes flow in an inversion/accumulation channel, which is along the (110) crystalline plane, or equivalents, and the current flow is in the [110] direction, or equivalents, when a negative potential is applied to the gate with respect to the source. The enhanced channel mobility of holes leads to a reduction of the channel portion of the on-state resistance, thereby advantageously reducing total “on” resistance of the device.
Description
FIELD OF INVENTION

Embodiments of the present invention relate to the design and fabrication of semiconductors. More specifically, embodiments of the present invention relate to systems and methods for high mobility power metal-oxide semiconductor field effect transistors.


BACKGROUND

The on-state (or “on”) resistance of a MOSFET (metal-oxide semiconductor field-effect transistor) device is an important figure of merit, especially for power devices. For example, when such a device is on, or conducting, a portion of the system power is lost due to resistance heating in the device. This leads to deleteriously decreased efficiency. Such resistance heating may also lead to heat dissipation problems, which in turn may lead to system overheating and/or decreased reliability. Consequently, devices with low on resistances are much desired.


The on resistance of a MOSFET (metal-oxide semiconductor field-effect transistor) device comprises mostly resistance of the channel, the drift layer and the substrate components. For low voltage MOSFETs, the channel resistance component provides a dominant contribution. The channel resistance is inversely proportional to the mobility of the carriers in the channel. In Silicon, the mobility of the carriers in the channel depends upon the crystal plane and the direction of current flow and this dependence is different for different types of carriers, e.g., electrons versus holes.


MOSFETs may be fabricated in crystalline Silicon. Geometry related to a crystal lattice is generally described in terms of the Miller index, which references the crystallographic axes of a crystal, e.g., a, b and c. As a crystal is periodic, there exist families of equivalent directions and planes. Herein, a plane, e.g., a surface of a wafer sliced from a crystal ingot, is described enclosed within parenthesis, e.g., (abc). This notation describes the (abc) plane and equivalent planes. Directions relative to the crystal lattice are described enclosed within brackets, e.g., [abc]. This notation describes the [abc] direction and equivalent directions.


The mobility of electrons in Silicon is known to be the maximum in the (100) crystalline plane and is weakly dependent on the direction of the current flow. In contrast, the mobility of holes is a strong function of both the orientation of the crystalline plane and the direction of the current flow. The mobility of the holes is maximum in the (110) crystalline plane and in the [110] direction.


It has been known for quite some time that the mobility of holes in the (110) crystalline plane depends on the direction of current flow being maximum in the [110] direction (D. Colman et al., Journal of Applied Physics, pp. 1923-1931, 1968). Their experimental results are shown in the graph of FIG. 1 (conventional art). From the graph of FIG. 1, it is evident that compared to the conventional (100) orientation, the hole mobilities in the (110) crystalline plane are increased by more than a factor of two, depending upon the gate bias.


Plummer et al. have also reported (1980 IEDM, pp. 104-106) that a trench power MOSFET fabricated on (100) wafers with trench side walls parallel to the (110) crystalline planes do exhibit higher hole mobility at higher gate voltages than corresponding trench MOSFETs with trench walls parallel to the (110) plane but with the direction of current flow being also in the [100] direction.


More recently, various authors have reiterated that the hole mobility is highest in the (110) plane and in the [110] direction (H. Irie et al., IEDM, pp. 225-228, 2004 and references therein). A patent for a trench lateral device has also been granted to Wendell P. Noble et al. (U.S. Pat. No. 6,580,154, issued Jun. 17, 2003).


However, conventional P-channel trench MOSFET devices are fabricated such that the holes flow in an inversion channel which is along the (100) crystalline plane and the direction of the current flow is in the [100] direction.


SUMMARY OF THE INVENTION

Therefore there exists a need for a power MOSFET device with reduced on resistance. What is additionally needed is a system and method for a P-Channel Trench Power MOSFET in which the holes are confined to the (110) plane and flow in the [110] direction. A further need exists for systems and methods for power MOSFETs that are compatible and complementary with existing systems and methods of semiconductor design and manufacturing. Embodiments of the present invention provide these advantages.


High mobility P-channel power metal oxide semiconductor field effect transistors are disclosed. In accordance with an embodiment of the present invention, a power MOSFET is fabricated such that the holes flow in an inversion/accumulation channel, which is along the (110) crystalline plane, and the current flow is in the [110] direction when a negative potential is applied to the gate with respect to the source. The enhanced channel mobility of holes leads to a reduction of the channel portion of the on-state resistance, thereby advantageously reducing total “on” resistance of the device.


In accordance with still another embodiment of the present invention, a power MOSFET structure includes a gate and a source. The power MOSFET further includes an inversion/accumulation channel, wherein holes flow in said inversion/accumulation channel. The channel is aligned along a (110) crystalline plane and the current flow is in a [110] direction when a negative potential is applied to said gate with respect to said source.


Alternative embodiments are directed to a vertical trench MOSFET wherein hole current is restricted to flow in a (110) plane and in a direction selected from the group comprising [110], [111], [112], [001] and their equivalents. The vertical trench MOSFET may be fabricated in a (110) wafer. The vertical trench MOSFET may operate wherein said hole current is responsive to applying a negative voltage potential to a gate of said MOSFET device with respect to a source of said MOSFET.





BRIEF DESCRIPTION OF THE DRAWINGS

The accompanying drawings, which are incorporated in and form a part of this specification, illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. Unless otherwise noted, the drawings are not drawn to scale.



FIG. 1 illustrates experimental measurements of hole mobility based on crystalline plane orientation.



FIG. 2 illustrates a conventional wafer that is used to fabricate conventional P channel trench Power MOSFETs.



FIGS. 3, 4, 5, 6 and 7 illustrate formation of trenches in a variety of different trench rotations.



FIGS. 8A, 8B, 8C and 8D illustrate (110) wafers with a variety of flats, in accordance with embodiments of the present invention.



FIG. 9 illustrates etched trenches perpendicular to the flat of wafer, in accordance with embodiments of the present invention.



FIG. 10 illustrates etched trenches that are both parallel and perpendicular to the flat of wafer, in accordance with embodiments of the present invention.



FIG. 11 illustrates a schematic diagram of a trench MOSFET structure, in accordance with embodiments of the present invention.



FIG. 12 illustrates a schematic diagram of a vertical double diffused planar gate p channel MOSFET structure (DMOSFET), in accordance with embodiments of the present invention.



FIG. 13 illustrates a schematic drawing of a high mobility P channel trench MOSFET device, in accordance with embodiments of the present invention.





DETAILED DESCRIPTION

Reference will now be made in detail to various embodiments of the present invention, examples of which are illustrated in the accompanying drawings. While the invention will be described in conjunction with these embodiments, it is understood that they are not intended to limit the invention to these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the spirit and scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of the invention, numerous specific details are set forth in order to provide a thorough understanding of the invention. However, it will be recognized by one of ordinary skill in the art that the invention may be practiced without these specific details. In other instances, well known methods, procedures, components, and circuits have not been described in detail as not to unnecessarily obscure aspects of the invention.


High Mobility P-Channel Trench Power Metal-Oxide Semiconductor Field-Effect Transistors


FIG. 2 illustrates a conventional wafer 200 that may be used to fabricate conventional P channel trench Power MOSFETs. Wafer 200 is described as a (001) wafer with a (001) flat. Wafer 200 may also be described as having a flat in the <010> direction. The top surface of wafer 200 is a (100) plane. It is to be appreciated that the current flow direction in trench MOSFETs, where the current flow is from the top surface to the bottom surface of a wafer, e.g., wafer 200, will always be in the [100] direction, e.g., into the plane of the drawing, as illustrated in FIG. 2.



FIGS. 3, 4, 5, 6 and 7 illustrate formation of trenches in a variety of different trench rotations. FIG. 3 illustrates a closed cell trench structure 300. The vertical 310 and horizontal 320 trenches are bounded by equivalent (100) planes.



FIG. 4 illustrates a closed cell trench structure 400 formed with a 45 degree rotation. The rotated trenches 410 and 420 are bounded by equivalent (110) planes.



FIG. 5 illustrates a stripe cell trench structure 500. The vertical trenches 510 are bounded by equivalent (100) planes.



FIG. 6 illustrates a stripe cell trench structure 600 formed with a 45 degree rotation. The rotated trenches 610 are bounded by equivalent (110) planes.



FIG. 7 illustrates a stripe cell trench structure 700 formed with a −45 degree rotation. The rotated trenches 710 are bounded by equivalent (110) planes.


Experimental examples of die comprising stripe cell trench structure 500 of FIG. 5 and die comprising trench structure 600 formed with a 45 degree rotation of FIG. 5 have been fabricated. Preliminary analysis shows that the overall resistance of the rotated trench structure 600 formed with a 45 degree rotation, e.g., when the current flow is in the (110) plane, is lower than the conventional art devices with trenches in the (100) planes.


However, it is to be appreciated that, although current flow may be aligned with a (110) plane of wafer 200, trench current flow is in the [100] direction, as described previously.



FIGS. 8A, 8B, 8C and 8D illustrate (110) wafers with a variety of flats, in accordance with embodiments of the present invention. It is to be appreciated that other flats are well suited to embodiments in accordance with the present invention. Wafer 800 of FIG. 8A is described as a (110) wafer with a (110) flat. A variety of crystalline orientations are illustrated, including [001], [111], and [110] to enable etching trenches with planes parallel to (001), (111) and (110) Equivalent Surfaces of the Silicon crystal respectively.


Wafer 810 of FIG. 8B is described as a (110) wafer with a [111] directed flat to enable etching trenches perpendicular to the flat so that the trench will have its surfaces bounded by {111} equivalent planes. The [111] crystalline direction is illustrated. Wafer 820 of FIG. 8C is described as a (110) wafer with a [001] directed flat.


Wafer 830 of FIG. 8D is described as a (110) wafer with a [112] directed flat.


In accordance with embodiments of the present invention, a trench MOSFET formed in wafer 800 (FIG. 8A) will have hole current flow in the (110) plane and in the [110] direction. For example, the current flow from the top surface to the bottom surface will be in the [110] direction, e.g., into the plane of the drawing, as illustrated in FIG. 8A.


In accordance with other embodiments of the present invention, a trench MOSFET formed in wafer 810 (FIG. 8B) will have hole current flow in the (110) plane and in the [111] direction.


In accordance with alternative embodiments of the present invention, a trench MOSFET formed in wafer 820 (FIG. 8C) will have hole current flow in the (110) plane and in the [001] direction.


In accordance with still other embodiments of the present invention, a trench MOSFET formed in wafer 830 (FIG. 8D) will have hole current flow in the (110) plane and in the [112] direction.



FIG. 9 illustrates etched trenches 900 perpendicular to the flat of wafer 800 (FIG. 8A), in accordance with embodiments of the present invention. It is appreciated that trenches 900 are in (110) or equivalent planes. As the wafer surface is (110) plane, the direction of hole current flow is thus also in the [110] direction. It is appreciated that embodiments of the present invention are well suited to trenches formed perpendicular to other flat orientations, e.g., as illustrated in FIGS. 8B, 8C and/or 8D.



FIG. 10 illustrates etched trenches 1000 that are both parallel and perpendicular to the flat of wafer 800 (FIG. 8A), in accordance with embodiments of the present invention. It is appreciated that trenches 1000 are in (110) or equivalent planes. As the wafer surface is (110) plane, the direction of hole current flow is thus also in the [110] direction. It is appreciated that embodiments of the present invention are well suited to trenches formed relative to other flat orientations, e.g., as illustrated in FIGS. 8B, 8C and/or 8D.



FIG. 11 illustrates a schematic diagram of a trench MOSFET structure 1100, in accordance with embodiments of the present invention. Trench MOSFET structure 1100 comprises a P+ source 1110, an N body 1130 and a P+ drain 1120. Trench MOSFET structure 1100 may be formed in and on wafer 800 (FIG. 8A), to provide a desirable orientation for hole current flow. The crystalline plane directions of trench MOSFET structure 1100 are illustrated in FIG. 11. It is to be appreciated that current flow between the source 1110 and drain 1120 of trench MOSFET structure 1100 is in the [110] (or equivalent) direction. It is to be appreciated that embodiments of the present invention are well suited to trenches formed perpendicular to other flat orientations, e.g., as illustrated in FIGS. 8B, 8C and/or 8D.



FIG. 12 illustrates a schematic diagram of vertical double diffused MOSFET with a planar gate (DMOSFET) P channel structure 1200, in accordance with embodiments of the present invention. DMOSFET P channel structure 1200 comprises a P+ source 1210, an N body 1230 and a P+ drain 1220. DMOSFET P channel structure 1200 may be formed in and on wafer 800 (FIG. 8A), to provide a desirable orientation for hole current flow. The crystalline plane directions of DMOSFET P channel structure 1200 are illustrated in FIG. 12. It is to be appreciated that current flow between the source 1210 and drain 1220 of DMOSFET P channel structure 1200 is in the [110] direction. It is appreciated that embodiments of the present invention are well suited to channel alignment perpendicular to other flat orientations, e.g., as illustrated in FIGS. 8B, 8C and/or 8D.


It is appreciated that oxide growth rates are different in different crystalline planes. For example, oxide generally grows faster in the [110] direction compared to in the [100] direction. The surface charge in the (110) plane is about twice that in the (100) plane. It is desirable to take these characteristics into account while designing for required threshold voltage of the high mobility MOSFETs.



FIG. 13 illustrates a schematic drawing of a high mobility P channel accumulation trench MOSFET 1300, in accordance with embodiments of the present invention. Trench MOSFET 1300 comprises source metal 1310, an insulator 1320, P+ source regions 1330 and an N body 1340. Trench MOSFET 1300 also comprises a polysilicon gate 1350, gate oxide 1390 and a P− drift region 1360. Trench MOSFET 1300 further comprises a substrate 1370 and drain metallization 1380.


It is to be appreciated that trench MOSFET 1300 is fabricated in a [110] direction, as indicated in FIG. 13. In accordance with embodiments of the present invention, trench MOSFET 1300 may be formed perpendicular to a (110) flat. It is appreciated that embodiments of the present invention are well suited to trenches formed perpendicular to other flat orientations, e.g., as illustrated in FIGS. 8B, 8C and/or 8D.


During current conduction, trench MOSFET 1300 inverts the channel (N body 1340) and accumulates charge in the lightly doped accumulation region (P− drift region 1360) forming a P+ accumulation layer near gate 1350. Hence, current flows in an inversion layer within N body 1340 as well as within the accumulation layer formed next to gate 1350.


The breakdown voltage is supported at the P N junction extending into the drift region. However, unlike the conventional trench MOSFET, the drift resistance consists of two parallel components: one is the accumulation region resistance and the other is the resistance of the drift region. The accumulation resistance component is less than that of the drift region resistance. In accordance with embodiments of the present invention, the overall resistance of the drift region will be substantially reduced from the corresponding values for conventional accumulation power MOSFET devices due to the current flow being in a (110) plane and a [110] direction.


In this novel MOSFET design, by fabricating a MOSFET with the plane of the accumulation layer as (110), and direction of accumulation layer as [110], the accumulation layer resistance will be greatly reduced, e.g., by a factor of about two.


Embodiments in accordance with the present invention provide a system and method for a power MOSFET device with reduced on resistance. Embodiments in accordance with the present invention also provide for systems and methods for a P-Channel Trench Power MOSFET in which the holes are confined to the (110) plane and flow in the [110] direction. Further, embodiments in accordance with the present invention provide for systems and methods for power MOSFETs that are compatible and complementary with existing systems and methods of semiconductor design and manufacturing.


Various embodiments of the invention, high mobility P-channel power metal oxide semiconductor field effect transistors, are thus described. While the present invention has been described in particular embodiments, it should be appreciated that the invention should not be construed as limited by such embodiments, but rather construed according to the below claims.

Claims
  • 1. A vertical trench silicon MOSFET comprising: a (110) wafer including: an orientation flat;a trench perpendicular to the orientation flat of the (110) wafer, wherein the trench includes a plurality of trench surfaces; anda channel, wherein the orientation flat is a [111] directed flat, and wherein the trench surfaces are bounded by {111} equivalent planes.
  • 2. A channel structure for a vertical DMOSFET comprising: a (110) wafer including: an orientation flat;a trench perpendicular to the orientation flat of the (110) wafer, wherein the trench includes a plurality of trench surfaces; anda P channel, wherein the orientation flat is a [111] directed flat, and wherein the trench surfaces are bounded by {111} equivalent planes.
  • 3. A p channel power MOSFET structure comprising: a (110) wafer including: an orientation flat;a gate;a source;a trench perpendicular to the orientation flat of the (110) wafer, wherein the trench includes a plurality of trench surfaces; andan inversion/accumulation channel, wherein the flat is a [111] directed flat, and wherein the trench surfaces are bounded by {111} equivalent planes.
  • 4. A semiconductor comprising: a (110) wafer including: an orientation flat;vertical DMOSFET means comprising: a trench perpendicular to the orientation flat of the (110) wafer, wherein the trench includes a plurality of trench surfaces; andP channel means, wherein the orientation flat is a [111] directed flat, and wherein the trench surfaces are bounded by {111} equivalent planes.
  • 5. A p channel power MOSFET structure comprising: a (110) wafer including: an orientation flat;gate means;source means;a trench perpendicular to the orientation flat of the (110) wafer, wherein the trench includes a plurality of trench surfaces; andinversion/accumulation channel means, wherein the orientation flat is a [111] directed flat, and wherein the trench surfaces are bounded by {111} equivalent planes.
RELATED APPLICATION

This application claims priority to U.S. Provisional Application Ser. No. 60/753,550, entitled “High Mobility P-Channel Trench Power Metal-Oxide Semiconductor Field Effect Transistors,” filed Dec. 22, 2005, to Pattanayak et al., which is hereby incorporated by reference herein in its entirety.

US Referenced Citations (75)
Number Name Date Kind
4131524 Gieles Dec 1978 A
4478655 Nagakubo et al. Oct 1984 A
4605919 Wilner Aug 1986 A
4660068 Sakuma et al. Apr 1987 A
4758531 Beyer et al. Jul 1988 A
4799990 Kerbaugh et al. Jan 1989 A
4835585 Panousis May 1989 A
4843025 Morita Jun 1989 A
4857986 Kinugawa Aug 1989 A
4939557 Pao et al. Jul 1990 A
5087586 Chan et al. Feb 1992 A
5182233 Inoue Jan 1993 A
5366914 Takahashi et al. Nov 1994 A
5602424 Tsubouchi et al. Feb 1997 A
5814858 Williams Sep 1998 A
5963822 Saihara et al. Oct 1999 A
5965904 Ohtani et al. Oct 1999 A
6059981 Nakasuji May 2000 A
6153896 Omura et al. Nov 2000 A
6180966 Kohno et al. Jan 2001 B1
6245615 Noble et al. Jun 2001 B1
6359308 Hijzen et al. Mar 2002 B1
6373100 Pages et al. Apr 2002 B1
6436791 Lin et al. Aug 2002 B1
6483171 Forbes et al. Nov 2002 B1
6495883 Shibata et al. Dec 2002 B2
6580154 Noble et al. Jun 2003 B2
6605843 Krivokapic et al. Aug 2003 B1
6621132 Onishi et al. Sep 2003 B2
6630389 Shibata et al. Oct 2003 B2
6710403 Sapp Mar 2004 B2
6903393 Ohmi et al. Jun 2005 B2
6919610 Saitoh et al. Jul 2005 B2
6924198 Williams et al. Aug 2005 B2
6960821 Noble et al. Nov 2005 B2
6967112 Maa et al. Nov 2005 B2
6995439 Hill et al. Feb 2006 B1
7217606 Forbes et al. May 2007 B2
7348244 Aoki et al. Mar 2008 B2
7361952 Miura et al. Apr 2008 B2
7663195 Ohmi et al. Feb 2010 B2
7928518 Ohmi et al. Apr 2011 B2
8409954 Chau et al. Apr 2013 B2
20010026006 Noble et al. Oct 2001 A1
20020104988 Shibata et al. Aug 2002 A1
20020155685 Sakakibara Oct 2002 A1
20030008483 Sato et al. Jan 2003 A1
20030073271 Birner et al. Apr 2003 A1
20030082873 Zambrano May 2003 A1
20030102564 Darwish Jun 2003 A1
20040155287 Omura et al. Aug 2004 A1
20040161886 Forbes et al. Aug 2004 A1
20040185665 Kishimoto et al. Sep 2004 A1
20040198003 Yeo et al. Oct 2004 A1
20050026369 Noble et al. Feb 2005 A1
20050029585 He et al. Feb 2005 A1
20050079678 Verma et al. Apr 2005 A1
20050224890 Bernstein et al. Oct 2005 A1
20050250276 Heath et al. Nov 2005 A1
20050253193 Chen et al. Nov 2005 A1
20050277278 Maleville et al. Dec 2005 A1
20060046419 Sandhu et al. Mar 2006 A1
20060081919 Inoue et al. Apr 2006 A1
20060091456 Montgomery May 2006 A1
20060108635 Bhalla et al. May 2006 A1
20060128100 Aoki et al. Jun 2006 A1
20060138538 Ohmi et al. Jun 2006 A1
20060292825 Lerner Dec 2006 A1
20070034911 Kao Feb 2007 A1
20070048966 Chau et al. Mar 2007 A1
20080099344 Basol et al. May 2008 A9
20080157281 Chau et al. Jul 2008 A1
20090104751 Chau et al. Apr 2009 A1
20100032857 Izadnegahdar et al. Feb 2010 A1
20100072519 Ohmi et al. Mar 2010 A1
Foreign Referenced Citations (32)
Number Date Country
0238749 Oct 1986 EP
0354449 Feb 1990 EP
0628337 Dec 1994 EP
628337 Dec 1994 EP
1628337 Feb 2006 EP
S58100441 Jun 1983 JP
58168258 Oct 1983 JP
S58-168258 Oct 1983 JP
58197839 Nov 1983 JP
S6122630 Jan 1986 JP
61256739 Nov 1986 JP
S61-256739 Nov 1986 JP
62298130 Dec 1987 JP
63228710 Sep 1988 JP
S63284832 Nov 1988 JP
S63291449 Nov 1988 JP
401008672 Jan 1989 JP
EP0354449 Jan 1989 JP
64076755 Mar 1989 JP
S64-076755 Mar 1989 JP
02035736 Feb 1990 JP
02058248 Feb 1990 JP
2002231945 Aug 2002 JP
2004056003 Feb 2004 JP
2004146626 May 2004 JP
2004356114 Dec 2004 JP
102004036958 May 2002 KR
2004105116 Feb 2004 WO
2004012234 May 2004 WO
2004105116 Dec 2004 WO
2006058210 Jan 2006 WO
2006058210 Jun 2006 WO
Non-Patent Literature Citations (4)
Entry
Application as Filed; U.S. Appl. No. 12/123,664; Deva Pattanayak; et al., Filed on May 20, 2008.
“Effects on Selecting Channel Direction in Improving Performance of Sub-100 nm MOSFETs Fabricated on (110) Surface Si Substrate” Japanese Journal of Applied Physics, Part 1, vol. 43, No. 4B, Apr. 2004 pp. 1723-1728 (Nakamura et al.), XP00122768.
Nakamura et al., “Effects of Selecting Channel Direction in Improving Performance of Sub-100nm MOSFETs Fabricated on (110) Surface Si Substrate,” Japanese Journal of Applied Physics, vol. 43, No. 4B, Japan, Apr. 27, 2004, pp. 1723-1728.
Peter Van Zant, Microchip Fabrication, 2000, McGraw-Hill Publication, Fourth Edition, p. 32.
Related Publications (1)
Number Date Country
20070262360 A1 Nov 2007 US
Provisional Applications (1)
Number Date Country
60753550 Dec 2005 US