Claims
- 1. A semiconductor device, comprising:
- (a) a semiconductor substrate having first and second opposed surfaces, the second surface configured with a recessed area;
- (b) a control layer located in the first surface of said semiconductor substrate;
- (c) a cathode layer located in a first of said control layer and directly opposite the recessed area;
- (d) a cathode contact fixed to said cathode layer;
- (e) an anode layer located in the surface of said recessed area;
- (f) an anode contact placed in said recessed area in contact with said anode layer, the depth of said recessed area being selected to obtain a particular operating characteristic of the device by defining a specific spacing between the anode layer and the cathode layer; and
- (g) an oxide layer located in the first surface of said semiconductor device, said oxide layer allowing optical triggering of said control layer.
- 2. The semiconductor device of claim 1, wherein the cathode layer is located in a first surface of the control layer so that the control layer is disposed directly between the cathode layer and the recessed area.
- 3. The semiconductor device of claim 1, wherein the device is a silicon controlled rectifier.
- 4. The semiconductor device of claim 3, wherein the particular operating characteristic is a selected level of forward voltage.
- 5. The semiconductor device of claim 1, wherein said substrate and said anode layer are oppositely doped.
- 6. The semiconductor device of claim 1, wherein said control layer and said substrate are oppositely doped.
- 7. The semiconductor device of claim 1, wherein said cathode layer and said control layer are oppositely doped.
- 8. The semiconductor device of claim 1 further comprising a lead frame on which said anode contact is mounted.
- 9. The semiconductor device of claim 8, wherein said lead frame subtends said recessed area but not said device.
- 10. The semiconductor device of claim 1, wherein the cathode contact is a single electrode.
- 11. The semiconductor device of claim 1, wherein the control layer is a gate terminal and produces a gate current in response to optical radiation that triggers the device into operation.
CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation of Ser. No. 08/341,283 filed Nov. 16, 1994 abandoned Mar. 29, 1996, which is a continuation of Ser. No. 08/040,830 filed Mar. 31, 1993 abandoned Nov. 16, 1994.
US Referenced Citations (7)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0082419 |
Jun 1983 |
EPX |
0262485 |
Apr 1988 |
EPX |
56-150863 |
Nov 1981 |
JPX |
61-058279 |
Mar 1986 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Book entitled "Silicon Processing For The VLSI ERA--vol 2: Process Integration", by Stanley Wolf Ph.D., p. 84 (1990). |
Continuations (2)
|
Number |
Date |
Country |
Parent |
341283 |
Nov 1994 |
|
Parent |
40830 |
Mar 1993 |
|