Claims
- 1. A method of manufacturing a semiconductor device, which method comprises:
- depositing a layer of polysilicon on a dielectric layer;
- depositing a dielectric anti-reflective coating on the polysilicon layer;
- etching the dielectric anti-reflective coating with a first etchant comprising an inert gaseous plasma containing either helium, nitrogen, or a mixture thereof, which does not substantially etch the polysilicon layer; and
- etching the polysilicon layer with a second etchant to form a pattern.
- 2. The method according to claim 1, wherein the polysilicon layer has a non-planar surface topography and the dielectric anti-reflective coating has a resulting non-uniform thickness due to the non-planar surface topography of the polysilicon layer.
- 3. The method according to claim 2, comprising etching the polysilicon layer with a second etchant to form a conductive pattern comprising a plurality of gate electrodes having substantially similar etch profiles.
- 4. The method according to claim 1, wherein the dielectric anti-reflective coating and the polysilicon layer are etched in the same chamber.
- 5. The method according to claim 4, wherein the dielectric anti-reflective coating and polysilicon layers are sequentially etched without conducting an intervening step to remove polymeric material from the polysilicon layer and/or the chamber.
- 6. The method according to claim 1, wherein the first etchant comprises a gaseous plasma containing nitrogen with or without an inert gas.
- 7. The method according to claim 1, wherein the dielectric anti-reflective coating comprises an organic or organometallic material.
- 8. The method according to claim 1, comprising etching the polysilicon layer with a second etchant to form a pattern comprising a gate electrode.
- 9. The method according to claim 8, wherein the gate electrode has a substantially uniform etch profile.
- 10. The method according to claim 1, comprising etching the polysilicon layer with a second etchant to form a conductive pattern comprising a plurality of gate electrodes having substantially similar etch profiles.
Parent Case Info
This application is a continuation of application Ser. No. 08/554,413 filed Nov. 8, 1995 now U.S. Pat. No. 5,763,327.
US Referenced Citations (14)
Foreign Referenced Citations (1)
Number |
Date |
Country |
A-0123813 |
Jul 1984 |
EPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
554413 |
Nov 1995 |
|