This application is directed, in general, to an integrated circuit (IC) leadframe and, more specifically, to an IC leadframe having one or more pairs of lead fingers extending into corresponding slots in the paddle.
Wire-bonding technology for integrated circuit packages remains a staple in IC manufacturing. For high pin count devices with fine pitch it allows an element of precision that is difficult to match with flip-chip solder bump technology. Typical high-pin count packages, for example thin quad flat pack TQFP packages, have a square or rectangular paddle, on which the IC chip is bonded, with leads extending from the four sides. In state-of-the-art high-speed digital devices the length and configuration of the wire bonds and the leadframe fingers to which the wire bonds are attached adds a circuit element that needs to be controlled for optimum performance. A variety of leadframe designs have been developed to address these issues but improvements are continually sought.
One aspect provides an integrated circuit (IC) leadframe. In one example, the leadframe includes a paddle, wherein the paddle has a surface configured to accept an IC chip and has at least one edge, the at least one edge having one or more slots located therein. In this example, the leadframe may further include a plurality of lead fingers having ends extending toward the at least one edge, wherein the ends of ones of pairs of adjacent lead fingers extend into corresponding slots in the paddle.
Another aspect provides a method for manufacturing an IC leadframe. In one example, the method includes forming a paddle, wherein the paddle has a surface configured to accept an IC chip and has at least one edge, the at least one edge having one or more slots located therein. In this example, the method further includes creating a plurality of lead fingers having ends extending toward the at least one edge, wherein the ends of ones of pairs of adjacent lead fingers extend into corresponding slots in the paddle.
Yet another aspect provides an IC package. In one example, the IC package includes: 1) a paddle having at least one edge, the at least one edge having one or more slots located therein, 2) an IC chip secured to a surface of the paddle, 3) a plurality of lead fingers having ends extending toward the at least one edge, wherein the ends of ones of pairs of adjacent lead fingers extend into corresponding slots in the paddle, and 4) a plurality of wire bonds electrically connecting the plurality of lead fingers to bond pads of the IC chip.
Reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The present disclosure is based, at least in part, on the acknowledgment that to achieve high speed signals and data rates successfully, while maintaining good signal quality, shorter paths between lead fingers and the bond pads of the semiconductor die are needed. The present disclosure is further based, at least in part, on the acknowledgment that as IC data communication rates increase, it becomes increasingly difficult to maintain signal integrity. For example, as the chip data rates increase, the rate of change of voltage with respect to time (dv/dt) also increases. With rising dv/dt, there is increased induction of unwanted signals on adjacent nets in the package, creating crosstalk. The induced crosstalk on a given net distorts the original signal of that net. Accordingly, as the distortion increases, the receiving circuit is less able to detect a logic 1 or a logic 0, and data corruption may occur.
Based upon the foregoing acknowledgements, the present disclosure recognizes that by creating slots within the leadframe paddle, and extending pairs of adjacent lead fingers into corresponding slots, shorter paths between the lead fingers and the semiconductor die may be achieved. With this design, higher speed signals and data rates can be successfully achieved.
Furthermore, extending the pairs of adjacent lead fingers into slots in the paddle, creates a staggered lead finger configuration. Accordingly, a situation wherein the associated bond wires are physically spaced further apart from one another is created. This increased physical spacing may exist in both the horizontal direction, as well as the vertical direction, and is also helpful in reducing crosstalk.
The disclosure will be illustrated and described using an exposed paddle thin quad flat pack integrated circuit (IC) package (eTQFP) as a prototype. However, it should be understood that the disclosure is not so limited. It may apply to a variety of wire-bonded IC devices. Typically these will be overmolded plastic packages, as in the example illustrated here, or may be plastic cavity packages, or any other type of high pin count packaging. Also considered within the scope of the disclosure are IC or electrical component packages in which the configuration is modified to influence other aspects of the electrical performance of the device. The package may contain hybrid ICs or integrated passive device (IPD) chips. It may also contain optical sub-assemblies such as MEMS devices packaged with digital chips.
With reference to
The paddle 520, in accordance with the disclosure, includes one or more slots 527 located therein. In fact, in the embodiment of
The leadframe 510 illustrated in
In accordance with the disclosure, ends of pairs of adjacent lead fingers 532 extend into the corresponding slots 527 in the paddle 520. In the embodiment of
The number, location, etc. of the pairs of adjacent lead fingers 532 that extend into the corresponding slots 527 in the paddle 520 may vary greatly by embodiment and configuration. The pairs of adjacent lead fingers 532 that extend into the slots 527 may be staggered proximate a centerline 540 of the paddle, wherein the other lead fingers 534 that do not extend into the slots 527 are staggered distal the centerline 540. For example, focusing on the first edge 521 of the paddle 520, the pairs of adjacent lead fingers 532 that extend into the slots 527 (e.g., those proximate the centerline 540) are alternately staggered with pairs of the other lead fingers 534 that do not extend into the slots 527 (e.g., those distal the centerline 540). In the embodiment of
In another example, focusing on the second edge 522 of the paddle 520, only two pairs of adjacent lead fingers 532 extend into the slots 527, whereas all the other lead fingers 534 along that edge remain staggered distal the centerline 540. In fact, the two pairs of adjacent lead fingers 532 that extend into the slots 527 along the edge 522 are located at opposite corners thereof. In one common embodiment, at least two pairs of adjacent lead fingers 532 extend into the slots 527 on a given edge.
In another example, focusing on the third edge 523 of the paddle 520, a significant number, but less than all, of the pairs of adjacent lead fingers 532 extend into the slots 527. In yet another example, focusing on the fourth edge 524, individual ones of the other lead fingers 534 that do not extend into the slots 527 interpose flanking ones of pairs of adjacent lead fingers 532 extending into the slots 527. Accordingly, wherein the configurations depicted with regard to edges 521, 522, 523 employ two or more other lead fingers 534 that do not extend into the slots 527 between each of the flanking pairs of adjacent lead fingers, the embodiment depicted with regard to edge 524 employs only one other lead finger 534 between each of the flanking pairs of adjacent lead fingers 532. The configuration and layout of the lead fingers 530 illustrated in
The size of the slots 530, and more particularly the depth (d1) of the slots 530, may vary by embodiment, as well as the design of the paddle 520. For example, in one embodiment the depth (d1) ranges from about 0.4 mm to about 1.5 mm, and in another particular embodiment the depth (d1) ranges from about 0.5 mm to about 1.0 mm. Other depth (d1) values, however, are within the scope of this disclosure, and will depend on many factors that will change and scale as the technology develops. For example, as the width of the connecting bar 525 reduces, it is likely that the depth (d1) of the slots 530 may also reduce. It should also be noted that the depth (d1) need not be fixed across the entire IC package 500, or for that matter across an entire side of the paddle 520. Accordingly, embodiments may exist wherein the depth (d1) varies within the IC package 500.
The degree of stagger (e.g., proximate and distal the centerline 540) amongst lead fingers 530 will likely depend on the design of the slots 527. For example, certain embodiments exist wherein the pairs of adjacent lead fingers 532 that extend into the slots 527 will be staggered with respect to the other lead fingers 534 that do not extend into the slots 527 by a distance (d2) that is slightly greater than the depth (d1). This represents but one embodiment. Other embodiments may exist, however, where the correlation between the depth (d1) and the distance (d2) is not so direct.
Secured to the paddle 520 in the embodiment of
Paddle designs consistent with those of this disclosure have many benefits over traditional designs. First, paddle designs manufactured in accordance with the disclosure are configured to bring ones of the lead fingers (e.g., pairs of adjacent lead fingers) close to the paddle, thus reducing the distance between the centerline of the paddle and the fingers. As disclosed, the slots in the paddle allow for the reduced distance. Moreover, with the reduced distance, shorter bond wires can be used to electrically couple the bond pads and the lead fingers. The shorter bond wires, advantageously, reduce the inductance thereof, thereby lowering the crosstalk in the package. Accordingly, higher speed signal and data rates may be achieved than traditional designs.
Turning briefly to
Thereafter, in a step 640, an IC chip may be secured to the paddle of the leadframe. Suitable adhesives, whether conductive or not, may be used to secure the IC chip. In a step 650, wire bonds may be coupled between bond pads on the IC chip and the various different features of the leadframe. For example, certain wire bonds may couple ones of bond pads to the paddle (including the posts within the paddle), and other wire bonds may couples ones of bond pads to the lead fingers (including the pairs of adjacent lead fingers extending into the corresponding slots in the paddle). Those skilled in the art understand the process for bonding the wire bonds to the various features. Thereafter, in a step 660, an encapsulant may be formed over the IC chip, leadframe, and wire bonds. The manufacturing process might then end in a stop step 670.
Various additional modifications (e.g., further additions, deletions, substitutions) of this disclosure may occur to those skilled in the art. All deviations from the specific teachings of this specification that basically rely on the principles and their equivalents through which the art has been advanced are properly considered within the scope of the disclosure as described and claimed.