The present disclosure is generally related to replica circuits and transformers in semiconductor devices.
Advances in technology have resulted in smaller and more powerful computing devices. For example, there currently exist a variety of portable personal computing devices, including wireless computing devices, such as portable wireless telephones, personal digital assistants (PDAs), and paging devices that are small, lightweight, and easily carried by users. More specifically, portable wireless telephones, such as cellular telephones and internet protocol (IP) telephones, can communicate voice and data packets over wireless networks. Further, many such wireless telephones include other types of devices that are incorporated therein. For example, a wireless telephone can also include a digital still camera, a digital video camera, a digital recorder, and an audio file player. Also, such wireless telephones can process executable instructions, including software applications, such as a web browser application, that can be used to access the Internet. As such, these wireless telephones can include significant computing capabilities.
Numerous technical breakthroughs have been realized in the field of wireless communication technology. One technical breakthrough is in semiconductor manufacturing processes that enable integration of a large number of microelectronic devices in a semiconductor integrated circuit (IC). Semiconductor manufacturing technology has reduced the costs associated with manufacturing wireless communication products.
Complementary-Metal-Oxide-Semiconductor (CMOS) manufacturing technology may be used in manufacturing wireless communication ICs. Because radio-frequency (RF) duplexers use frequency-selective filters for transmit-receive (TX-RX) isolation, high isolation requirements make integration of the RF off-chip duplexers with CMOS technology difficult. Surface Acoustic Wave (SAW) technology and Film Bulk Acoustic Resonator (FBAR) technology may be used in RF duplexers to provide TX-RX isolation. However, SAW and FBAR technologies may result in relatively large module sizes and higher costs as compared to other technologies.
This disclosure presents particular embodiments of a system that integrates a replica circuit coupled to a transformer. The replica circuit and the transformer are disposed above a dielectric substrate to achieve an impedance match between the replica circuit and an antenna and to provide transmit-receive (TX-RX) isolation.
In a particular embodiment, a device includes a replica circuit disposed above a dielectric substrate. The replica circuit includes a thin film transistor (TFT) configured to function as a variable capacitor or a variable resistor. The device further includes a transformer disposed above the dielectric substrate and coupled to the replica circuit. The transformer is configured facilitate an impedance match between the replica circuit and an antenna.
In another particular embodiment, a method includes forming a replica circuit above a surface of a glass-type material. The replica circuit includes a TFT configured to function as a variable capacitor or a variable resistor. The method further includes forming a transformer above the surface of the glass-type material. The transformer is coupled to the replica circuit. The transformer is configured to facilitate an impedance match between the replica circuit and an antenna.
In another particular embodiment, a device includes means for impedance matching disposed above a dielectric substrate. The means for impedance matching includes a TFT configured to function as a variable capacitor or a variable resistor. The device further includes means for transferring energy disposed above the dielectric substrate and coupled to the means for impedance matching. The means for transferring energy is configured to facilitate an impedance match between the means for impedance matching and an antenna.
In another particular embodiment, a method includes a first step for forming a replica circuit above a surface of a glass-type material. The replica circuit includes a TFT configured to function as a variable capacitor or a variable resistor. The method further includes a second step for forming a transformer above the surface of the glass-type material. The transformer is coupled to the replica circuit. The transformer is configured to facilitate an impedance match between the replica circuit and an antenna.
In another particular embodiment, a non-transitory computer readable medium includes instructions that, when executed by a processor, cause the processor to initiate formation of a replica circuit above a surface of a glass-type material. The replica circuit includes a TFT configured to function as a variable capacitor or a variable resistor. The non-transitory computer readable medium further includes instructions that, when executed by a processor, cause the processor to initiate formation of a transformer above the surface of the glass-type material. The transformer is coupled to the replica circuit. The transformer is configured to facilitate an impedance match between the replica circuit and an antenna.
In another particular embodiment, a method includes receiving a data file including design information corresponding to a semiconductor device. The method further includes fabricating the semiconductor device according to the design information. The semiconductor device includes a replica circuit disposed above a dielectric substrate. The replica circuit includes a TFT configured to function as a variable capacitor or a variable resistor. The semiconductor device further includes a transformer disposed above the dielectric substrate and coupled to the replica circuit. The transformer is configured to facilitate an impedance match between the replica circuit and an antenna.
One particular advantage provided by at least one of the disclosed embodiments is that integration of a replica circuit and a transformer above the same dielectric substrate may reduce trace inductance variation between the replica circuit and the transformer. The trace inductance variation could result in an impedance mismatch between the replica circuit and an antenna, reducing transmit-receive (TX-RX) isolation. Fabricating the replica circuit and the transformer above the same dielectric substrate may achieve impedance match between the replica circuit and the antenna, improving the TX-RX isolation.
Other aspects, advantages, and features of the present disclosure will become apparent after review of the entire application, including the following sections: Brief Description of the Drawings. Detailed Description, and the Claims.
In a particular embodiment, the replica circuit 101 includes a thin-film transistor (TFT) 115. The TFT 115 includes a drain region 104, a source region 105, a gate region 106, a channel region 107, and a gate-insulating layer 108. In a particular embodiment, the transformer 102 is a vertical-coupling hybrid transformer (VHT). In another embodiment, the transformer 102 is a lateral-coupling hybrid transformer. When the transformer 102 is a VHT, the transformer 102 may include a first inductor structure (e.g., a first inductor 109) disposed above the surface of a dielectric substrate (e.g., the dielectric substrate 103 of
As illustrated in
In a particular embodiment, the replica circuit 201 includes a thin-film transistor (TFT). The TFT replica circuit 201 may include a drain region, a source region, a gate region, a channel region, and a gate-insulating layer. The transformer 202 may be a vertical-coupling hybrid transformer (VHT) or a lateral-coupling hybrid transformer. When the transformer 202 is a VHT, the transformer 202 may include a first inductor structure disposed above the surface of a dielectric substrate (e.g., the dielectric substrate 203), a second inductor structure disposed above the dielectric structure and the first inductor structure, and a dielectric layer disposed between the first inductor structure and the second inductor structure. The transformer 202 may further include an air-gap disposed between the first inductor structure and the second inductor structure. When the transformer 202 is a lateral-coupling hybrid transformer, the transformer 202 may include a first inductor structure disposed above a surface of a dielectric substrate and a second inductor structure disposed above the surface of the dielectric substrate, where the first inductor structure and the second inductor structure are side-by-side.
In a particular embodiment, the replica circuit 301 includes a thin-film transistor (TFT). The TFT replica circuit 301 may include a drain region, a source region, a gate region, a channel region, and a gate-insulating layer. The transformer 302 may be a vertical-coupling hybrid transformer (VHT) or a lateral-coupling hybrid transformer. When the transformer 302 is a VHT, the transformer 302 may include a first inductor structure disposed above the surface of a dielectric substrate (e.g. the dielectric substrate 303), a second inductor structure disposed above the dielectric structure and the first inductor structure, and a dielectric layer disposed between the first inductor structure and the second inductor structure. The transformer 302 may further include an air-gap disposed between the first inductor structure and the second inductor structure. When the transformer 302 is a lateral-coupling hybrid transformer, the transformer 302 may include a first inductor structure disposed above a surface of a dielectric substrate and a second inductor structure disposed above the surface of the dielectric substrate, where the first inductor structure and the second inductor structure are disposed side-by-side.
Fabricating a replica circuit and a transformer above a dielectric substrate, as illustrated in any of
The following description provides details of a particular embodiment of a method of fabricating a device including a replica circuit side-by-side with a transformer (as depicted in
Referring to
The gate region 401 and the metal connectors 402 may be formed using additive processes. Various processes may be used to apply, remove, or pattern layers. For example, film deposition processes, such as chemical vapor deposition (CVD), spin-on, sputtering, and electroplating can be used to form metal layers and inter-metal dielectric layers; photolithography can be used to form patterns of metal layers; etching process can be performed to remove unwanted materials; and planarization processes such as spin-coating, “etch-back,” and chemical-mechanical polishing (CMP) can be employed to create a flat surface. Other processes may also or in the alternative be used depending on materials to be added, removed, patterned, doped, or otherwise fabricated.
Additionally, only a limited number of connectors, inductors, layers, and other structures or devices are shown in the figures to facilitate illustration and for clarity of the description. In practice, the structure may include more or fewer connectors, inductors, layers, and other structures or devices.
A conductive layer 404 may be deposited above the substrate 403 to form the gate region 401 of the TFT of the replica circuit and the metal connectors 402. The metal connectors 402 may be utilized to connect or to form inductors of the transformer (such as the transformer 102 of
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
The region 405, as shown in
Referring to
When the sacrificial layer 1501 has replaced the dielectric layer 1002, after the passivation layer 1401 has been formed, an anisotropic etch process may be performed to create recesses 1502 in the dielectric layer 1201 and the passivation layer 1401. The recesses 1502 may be used as release holes to remove the sacrificial layer 1501 to form air-gaps.
Referring to
In a particular embodiment, a different processing technique, such as a damascene process, may be used to form the first inductors 905, the second inductors 1102, and the conductive layers 404 and 1301. In a particular embodiment, an array of planar inductors is formed. In another embodiment, an array of spiral inductors is formed. The inductors of the array may be square, circular, octagonal, or may have another shape.
In a particular embodiment, the first inductors 905 and the second inductors 1102 are formed as multiple vertical-coupling inductors in a parallel configuration. The multiple vertical-coupling inductors may include multiple sets of two vertical-coupling inductors. Referring to
In a particular embodiment, instead of the parallel configuration, the first inductors 905 and the second inductors 1102 may be formed in an interleaved configuration. Referring to
Referring to
The method 1900 includes forming a replica circuit above a surface of a glass-type material, at 1902. The replica circuit may include a thin-film transistor (TFT) configured to function as a variable capacitor or a variable resistor. For example, as described with reference to
The method 1900 further includes, at 1904, forming a transformer above the surface of the glass-type material. The transformer may be coupled to replica circuit. The transformer may be configured to facilitate an impedance match between the replica circuit and an antenna. For example, the replica circuit 101 may be formed side-by-side with the transformer 102 and above the surface of the dielectric substrate 103 of
One or more of the operations described with reference to the method 1900 of
Forming the replica circuit and the transformer above a surface of the glass-type material may reduce a trace inductance variation between the replica circuit and the transformer. The trace inductance variation may result in an impedance mismatch between the replica circuit and the antenna, reducing transmit-receive (TX-RX) isolation. Forming the replica circuit and the transformer above a surface of the glass-type substrate may facilitate an impedance match (or a substantial match) between the replica circuit and the antenna, improving TX-RX isolation.
Referring to
The mobile device 2000 may include a processor 2001, such as a digital signal processor (DSP). The processor 2001 may be coupled to a memory 2002 (e.g., a non-transitory computer-readable medium).
In a particular embodiment, the processor 2001, the display controller 2003, the memory 2002, the CODEC 2005, and the wireless controller 2008 are included in a system-in-package or system-on-chip device 2014. An input device 2010 and a power supply 2011 may be coupled to the system-on-chip device 2014. Moreover, in a particular embodiment, and as illustrated in
In conjunction with the described embodiments, a device includes means for impedance matching coupled to means for transferring energy. The means for impedance matching may include the replica circuit 101 of
The foregoing disclosed devices and functionalities may be designed and configured into computer files (e.g. RTL, GDSII, GERBER, etc.) stored on computer-readable media. Some or all such files may be provided to fabrication handlers to fabricate devices based on such files. Resulting products include semiconductor wafers that are then cut into semiconductor dies and packaged into semiconductor chips. The semiconductor chips are then integrated into electronic devices, as described further with reference to
Referring to
In a particular embodiment, the library file 2112 includes at least one data file including the transformed design information. For example, the library file 2112 may include a library of semiconductor devices, including a transformer and a replica circuit disposed above a dielectric substrate (e.g., corresponding to the transformer 102, the replica circuit 101, and the dielectric substrate 103 of
The library file 2112 may be used in conjunction with the EDA tool 2120 at a design computer 2114 including a processor 2116, such as one or more processing cores, coupled to a memory 2118. The EDA tool 2120 may be stored as processor executable instructions at the memory 2118 to enable a user of the design computer 2114 to design a circuit including the transformer and the replica circuit disposed above the dielectric substrate (e.g., corresponding to the transformer 102, the replica circuit 101, and the dielectric substrate 103 of
The design computer 2114 may be configured to transform the design information, including the circuit design information 2122, to comply with a file format. To illustrate, the file formation may include a database binary file format representing planar geometric shapes, text labels, and other information about a circuit layout in a hierarchical format, such as a Graphic Data System (GDSII) file format. The design computer 2114 may be configured to generate a data file including the transformed design information, such as a GDSII file 2126 that includes information describing a transformer and a replica circuit disposed above a dielectric substrate (e.g., corresponding to the transformer 102, the replica circuit 101, and the dielectric substrate 103 of
The GDSII file 2126 may be received at a fabrication process 2128 to manufacture a transformer and a replica circuit disposed above a dielectric substrate (e.g., corresponding to the transformer 102, the replica circuit 101, and the dielectric substrate 103 of
In conjunction with the described embodiments, a non-transitory computer-readable medium stores instructions that, when executed by a processor, cause the processor to initiate formation of a transformer above a surface of a glass-type material, and to initiate formation of a replica circuit above the surface of the glass-type material. The replica circuit may include a thin-film transistor (TFT) configured to function as a variable capacitor or a variable resistor. The transformer may be coupled to the replica circuit. The transformer and the replica circuit may be disposed above the glass-type material to facilitate (e.g. substantially achieve) an impedance match between the replica circuit and an antenna. For example, equipment of a semiconductor manufacturing plant may initiate the method 1900 of
The die 2136 may be provided to a packaging process 2138 where the die 2136 is incorporated into a representative package 2140. For example, the package 2140 may include the single die 2136 or multiple dies, such as a system-in-package (SiP) arrangement. The package 2140 may be configured to conform to one or more standards or specifications, such as Joint Electron Device Engineering Council (JEDEC) standards.
Information regarding the package 2140 may be distributed to various product designers, such as via a component library stored at a computer 2146. The computer 2146 may include a processor 2148, such as one or more processing cores, coupled to a memory 2150. A printed circuit board (PCB) tool may be stored as processor executable instructions at the memory 2150 to process PCB design information 2142 received from a user of the computer 2146 via a user interface 2144. The PCB design information 2142 may include physical positioning information of a packaged semiconductor device on a circuit board, the packaged semiconductor device corresponding to the package 2140 including a transformer and a replica circuit disposed above a dielectric substrate (e.g. corresponding to the transformer 102, the replica circuit 101, and the dielectric substrate 103 of
The computer 2146 may be configured to transform the PCB design information 2142 to generate a data file, such as a GERBER file 2152 with data that includes physical positioning information of a packaged semiconductor device on a circuit board, as well as layout of electrical connections such as traces and vias, where the packaged semiconductor device corresponds to the package 2140 including a transformer and a replica circuit disposed above a dielectric substrate (e.g., corresponding to the transformer 102, the replica circuit 101, and the dielectric substrate 103 of
The GERBER file 2152 may be received at a board assembly process 2154 and used to create PCBs, such as a representative PCB 2156, manufactured in accordance with the design information stored within the GERBER file 2152. For example, the GERBER file 2152 may be uploaded to one or more machines to perform various steps of a PCB production process. The PCB 2156 may be populated with electronic components including the package 2140 to form a representative printed circuit assembly (PCA) 2158.
The PCA 2158 may be received at a product manufacturer 2160 and integrated into one or more electronic devices, such as a first representative electronic device 2162 and a second representative electronic device 2164. As an illustrative, non-limiting example, the first representative electronic device 2162, the second representative electronic device 2164, or both, may be selected from the group of a set top box, a music player, a video player, an entertainment unit, a navigation device, a communications device, a personal digital assistant (PDA), a fixed location data unit, and a computer, into which a transformer and a replica circuit disposed above a dielectric substrate (e.g., corresponding to the transformer 102, the replica circuit 101, and the dielectric substrate 103 of
A device that includes a transformer and a replica circuit disposed above a dielectric substrate (e.g., corresponding to the transformer 102, the replica circuit 101, and the dielectric substrate 103 of
Those of skill would further appreciate that the various illustrative logical blocks, configurations, modules, circuits, and algorithm steps described in connection with the embodiments disclosed herein may be implemented as electronic hardware, computer software executed by a processor, or combinations of both. Various illustrative components, blocks, configurations, modules, circuits, and steps have been described above generally in terms of their functionality. Whether such functionality is implemented as hardware or processor executable instructions depends upon the particular application and design constraints imposed on the overall system. Skilled artisans may implement the described functionality in varying ways for each particular application, but such implementation decisions should not be interpreted as causing a departure from the scope of the present disclosure.
The steps of a method or algorithm described in connection with the embodiments disclosed herein may be embodied directly in hardware, in a software module executed by a processor, or in a combination of the two. A software module may reside in memory, such as random access memory (RAM), flash memory, read-only memory (ROM), programmable read-only memory (PROM), erasable programmable read-only memory (EPROM), electrically erasable programmable read-only memory (EEPROM), registers, hard disk, a removable disk, a compact disc read-only memory (CD-ROM). The memory may include any form of non-transient storage medium known in the art. An exemplary storage medium (e.g., memory) is coupled to the processor such that the processor can read information from, and write information to, the storage medium. In the alternative, the storage medium may be integral to the processor. The processor and the storage medium may reside in an application-specific integrated circuit (ASIC). The ASIC may reside in a computing device or a user terminal. In the alternative, the processor and the storage medium may reside as discrete components in a computing device or user terminal.
The previous description of the disclosed embodiments is provided to enable a person skilled in the art to make or use the disclosed embodiments. Various modifications to these embodiments will be readily apparent to those skilled in the art, and the principles defined herein may be applied to other embodiments without departing from the scope of the disclosure. Thus, the present disclosure is not intended to be limited to the embodiments shown herein but is to be accorded the widest scope possible consistent with the principles and novel features as defined by the following claims.
Number | Name | Date | Kind |
---|---|---|---|
3798059 | Astle et al. | Mar 1974 | A |
4815128 | Malek | Mar 1989 | A |
4816784 | Rabjohn | Mar 1989 | A |
4841253 | Crabill | Jun 1989 | A |
5015972 | Cygan et al. | May 1991 | A |
5038104 | Wikswo, Jr. et al. | Aug 1991 | A |
5095357 | Andoh et al. | Mar 1992 | A |
5111169 | Ikeda | May 1992 | A |
5161082 | Alfonso | Nov 1992 | A |
5719073 | Shaw et al. | Feb 1998 | A |
5831331 | Lee | Nov 1998 | A |
5959846 | Noguchi et al. | Sep 1999 | A |
5986617 | McLellan | Nov 1999 | A |
6025261 | Farrar et al. | Feb 2000 | A |
6169470 | Ibata et al. | Jan 2001 | B1 |
6429763 | Patel et al. | Aug 2002 | B1 |
6437965 | Adkins et al. | Aug 2002 | B1 |
6501363 | Hwu et al. | Dec 2002 | B1 |
6580350 | Kobayashi | Jun 2003 | B1 |
6603382 | Komai et al. | Aug 2003 | B1 |
6649998 | Song | Nov 2003 | B2 |
6714112 | Beng et al. | Mar 2004 | B2 |
6801114 | Yang et al. | Oct 2004 | B2 |
6816784 | Khan et al. | Nov 2004 | B1 |
6870457 | Chen et al. | Mar 2005 | B2 |
6985035 | Khorramabadi | Jan 2006 | B1 |
7064411 | Hashizume et al. | Jun 2006 | B2 |
7304558 | Pleskach et al. | Dec 2007 | B1 |
7312685 | Lee | Dec 2007 | B1 |
7370403 | Hsu et al. | May 2008 | B1 |
7486168 | Kim | Feb 2009 | B2 |
7526256 | Bhatti et al. | Apr 2009 | B2 |
7570129 | Kintis et al. | Aug 2009 | B2 |
7592891 | Hsu et al. | Sep 2009 | B2 |
7616934 | Macphail | Nov 2009 | B2 |
7619297 | Wang | Nov 2009 | B2 |
7808358 | Nakamura et al. | Oct 2010 | B2 |
7894205 | Lee et al. | Feb 2011 | B2 |
8013708 | Tsai | Sep 2011 | B2 |
8045946 | Roo et al. | Oct 2011 | B2 |
8229367 | Chan et al. | Jul 2012 | B2 |
8233870 | Walley et al. | Jul 2012 | B2 |
8339233 | Tsai et al. | Dec 2012 | B2 |
8354325 | Dao et al. | Jan 2013 | B1 |
8368481 | Jin et al. | Feb 2013 | B2 |
8493126 | Sankaranarayanan et al. | Jul 2013 | B2 |
8591262 | Schaffer et al. | Nov 2013 | B2 |
9001031 | Lo et al. | Apr 2015 | B2 |
20020057176 | Norstrom et al. | May 2002 | A1 |
20020113682 | Gevorgian et al. | Aug 2002 | A1 |
20020132383 | Hiroki et al. | Sep 2002 | A1 |
20030151485 | Lewis | Aug 2003 | A1 |
20040012474 | Hwu et al. | Jan 2004 | A1 |
20040090298 | Masu et al. | May 2004 | A1 |
20040104449 | Yoon et al. | Jun 2004 | A1 |
20040150502 | Jacobson et al. | Aug 2004 | A1 |
20040207504 | Yang et al. | Oct 2004 | A1 |
20050104158 | Bhattacharjee et al. | May 2005 | A1 |
20060017539 | Lee et al. | Jan 2006 | A1 |
20060284719 | Lee | Dec 2006 | A1 |
20070008058 | Hashimoto | Jan 2007 | A1 |
20070030116 | Feher | Feb 2007 | A1 |
20070152298 | Kim | Jul 2007 | A1 |
20070176845 | Yamazaki et al. | Aug 2007 | A1 |
20070188997 | Hockanson et al. | Aug 2007 | A1 |
20070247269 | Papananos | Oct 2007 | A1 |
20070249078 | Tung et al. | Oct 2007 | A1 |
20080037590 | Aiga et al. | Feb 2008 | A1 |
20080076354 | Rofougaran | Mar 2008 | A1 |
20080169895 | Lee | Jul 2008 | A1 |
20080174396 | Choi et al. | Jul 2008 | A1 |
20080174397 | De Rooij et al. | Jul 2008 | A1 |
20080246114 | Abrokwah et al. | Oct 2008 | A1 |
20080272875 | Huang et al. | Nov 2008 | A1 |
20080303622 | Park et al. | Dec 2008 | A1 |
20090001510 | Matz et al. | Jan 2009 | A1 |
20090072404 | Kikuchi et al. | Mar 2009 | A1 |
20090085708 | Matsumoto et al. | Apr 2009 | A1 |
20090146770 | Lee et al. | Jun 2009 | A1 |
20090243389 | Edo et al. | Oct 2009 | A1 |
20090243749 | Rofougaran | Oct 2009 | A1 |
20090322447 | Daley et al. | Dec 2009 | A1 |
20100060402 | Chen | Mar 2010 | A1 |
20100096753 | Hwang et al. | Apr 2010 | A1 |
20100109123 | Strzalkowski et al. | May 2010 | A1 |
20100148866 | Lee et al. | Jun 2010 | A1 |
20100164667 | Ho-Hsiang | Jul 2010 | A1 |
20100182118 | Roskos et al. | Jul 2010 | A1 |
20100225435 | Li et al. | Sep 2010 | A1 |
20100231305 | Mizokami et al. | Sep 2010 | A1 |
20100260082 | Lum et al. | Oct 2010 | A1 |
20100270947 | Chang et al. | Oct 2010 | A1 |
20110018670 | Bae et al. | Jan 2011 | A1 |
20110050357 | Kim et al. | Mar 2011 | A1 |
20110102124 | Matsushita | May 2011 | A1 |
20110133875 | Chiu et al. | Jun 2011 | A1 |
20110133879 | Chiu et al. | Jun 2011 | A1 |
20110168997 | Lee et al. | Jul 2011 | A1 |
20110217657 | Flemming et al. | Sep 2011 | A1 |
20110221560 | Chen et al. | Sep 2011 | A1 |
20110229667 | Jin et al. | Sep 2011 | A1 |
20110229687 | Gu et al. | Sep 2011 | A1 |
20110234469 | Shoji | Sep 2011 | A1 |
20110245948 | Bai et al. | Oct 2011 | A1 |
20110291786 | Li et al. | Dec 2011 | A1 |
20110299435 | Mikhemar et al. | Dec 2011 | A1 |
20110304013 | Chen et al. | Dec 2011 | A1 |
20120058676 | Schaffer et al. | Mar 2012 | A1 |
20120075216 | Black et al. | Mar 2012 | A1 |
20120146741 | Yen et al. | Jun 2012 | A1 |
20120188047 | Groves et al. | Jul 2012 | A1 |
20120194403 | Cordier et al. | Aug 2012 | A1 |
20120235779 | Baram et al. | Sep 2012 | A1 |
20120235969 | Burns et al. | Sep 2012 | A1 |
20120238331 | Dou et al. | Sep 2012 | A1 |
20120244802 | Feng et al. | Sep 2012 | A1 |
20120249186 | Chen | Oct 2012 | A1 |
20120249281 | Campbell et al. | Oct 2012 | A1 |
20120293485 | Chang et al. | Nov 2012 | A1 |
20120299166 | Minamio et al. | Nov 2012 | A1 |
20130016633 | Lum et al. | Jan 2013 | A1 |
20130039229 | Park et al. | Feb 2013 | A1 |
20130050226 | Shenoy et al. | Feb 2013 | A1 |
20130057343 | Kondo | Mar 2013 | A1 |
20130057557 | Shenoy et al. | Mar 2013 | A1 |
20130106554 | Girard et al. | May 2013 | A1 |
20130157717 | Yu et al. | Jun 2013 | A1 |
20130207276 | Tseng et al. | Aug 2013 | A1 |
20130207739 | Bakalski | Aug 2013 | A1 |
20130207745 | Yun et al. | Aug 2013 | A1 |
20130257367 | Someya | Oct 2013 | A1 |
20130278374 | Thorslund | Oct 2013 | A1 |
20140138792 | Lo et al. | May 2014 | A1 |
20140145810 | Park et al. | May 2014 | A1 |
20140197902 | Zuo et al. | Jul 2014 | A1 |
20140225702 | Yazaki | Aug 2014 | A1 |
20140227982 | Granger-Jones et al. | Aug 2014 | A1 |
20140240072 | Lan et al. | Aug 2014 | A1 |
20140293841 | Rousu | Oct 2014 | A1 |
20140327510 | Kim et al. | Nov 2014 | A1 |
20150061813 | Kim et al. | Mar 2015 | A1 |
20150092314 | Kim et al. | Apr 2015 | A1 |
20150130579 | Kim et al. | May 2015 | A1 |
20150194944 | Joshi et al. | Jul 2015 | A1 |
20150304059 | Zuo et al. | Oct 2015 | A1 |
20160358709 | Kim et al. | Dec 2016 | A1 |
Number | Date | Country |
---|---|---|
1893071 | Jan 2007 | CN |
201156721 | Nov 2008 | CN |
102522181 | Jun 2012 | CN |
102725844 | Oct 2012 | CN |
203942319 | Nov 2014 | CN |
0468757 | Jan 1992 | EP |
0995264 | Apr 2000 | EP |
1085538 | Mar 2001 | EP |
1443529 | Aug 2004 | EP |
1729413 | Dec 2006 | EP |
H08148354 | Jun 1996 | JP |
2000286125 | Oct 2000 | JP |
2002152901 | May 2002 | JP |
2004235584 | Aug 2004 | JP |
2005032976 | Feb 2005 | JP |
2005223261 | Aug 2005 | JP |
2009071045 | Apr 2009 | JP |
20080031153 | Apr 2008 | KR |
20080069823 | Jul 2008 | KR |
101127478 | Mar 2012 | KR |
20130072284 | Jul 2013 | KR |
20130098099 | Sep 2013 | KR |
02080279 | Oct 2002 | WO |
2013033124 | Mar 2013 | WO |
Entry |
---|
International Search Report and Written Opinion for International Application No. PCT/US2014/021904, ISA/EPO, Date of Mailing Jun. 3, 2014, 10 pages. |
Mikhemar M. et al., “A tunable integrated duplexer with 50dB isolation in 40nm CMOS”, IEEE International Solid-State Circuits Conference (ISSCC)—Digest of Technical Papers, Feb. 8, 2009, IEEE, Piscataway, NJ, pp. 386-387. |
Yoon Y. et al., “Design and Characterization of Multilayer Spiral Transmission-Line Baluns”, IEEE Transactions on Microwave Theory and Techniques, Sep. 1999, IEEE, Piscataway, NJ, vol. 47, No. 9, pp. 1841-1847. |
Mobley, T., et al., “Through Glass Via (TGV) Solutions for Wafer and Chip Level Interposers and RF Integration Methods for High Frequency Applications,” Mar. 2012, nMode Solutions, Tucson, Arizona, 25 pages. |
Orlandi, S., et al., “Optimization of shielded PCB air-core toroids for high efficiency dc-dc converters,” Energy Conversion Congress and Exposition, Sep. 2009, IEEE, Piscataway, NJ, pp. 2073-2080. |
Shorey, A., et al., “Development of Substrates Featuring Through Glass Vias (TGV) for 3D-IC Integration,” Corning Incorporated, 2010, Corning, New York, pp. 1-3. |
Töpper, M., et al., “3-D Film Interposer Based on TGV (Through Glass Vias): An Alternative to Si-Interposer,” 2010 Electronic Components and Technology Conference, Jun. 2010, IEEE, Piscataway, NJ, pp. 66-73. |
Yu, X., et al., “Silicon-Embedding Approaches to 3-D Toroidal Inductor Fabrication,” Journal of Microelectromechanical Systems, Jun. 2013, vol. 22, No. 3, IEEE, Piscataway, NJ, pp. 580-588. |
Chien-Hsun Chen et al., “Very Compact Transformer-Coupled Balun-Integrated Bandpass Filter Using Integrated Passive Device Technology on Glass Substrate”, Microwave Symposium Digest (MTT), 2010 IEEE MTT-S International, May 23-28, 2010, pp. 1372-1375. |
Fu et al., “A Ferroelectric-Based Impedance Tuner for Adaptive Matching Applications”, Microwave Symposium Digest, 2008 IEEE MTT-S International, Jun. 15-20, 2008, pp. 955-958. |
Mikhemar, et al., “An On-Chip Wideband and Low-Loss Duplexer for 3G/4G CMOS Radios,” IEEE Symposium on VLSI Circuits 2010, pp. 129-130. |
Bae, H., et al., “Extraction of Separated Source and Drain Resistances in Amorphous Indium-Gallium-Zinc Oxide TFTs Through C-V Characterization,” IEEE Electron Device Letters, Jun. 2011, vol. 32, No. 6, IEEE, Piscataway, NJ, pp. 761-763. |
Saputra, N., et al., “Single-Grain Si Thin-Film Transistors for Analog and RF Circuit Applications,” Solid State Device Research Conference, 2007. ESSDERC. 37th European, Sep. 2007, IEEE, Piscataway, NJ, pp. 107-110. |
Number | Date | Country | |
---|---|---|---|
20140266494 A1 | Sep 2014 | US |