Claims
- 1. A method of reducing the effective dielectric constant of dielectric material, comprising the steps of:
- depositing a dielectric layer, under high-density-plasma-chemical-vapor-deposition conditions, which comprises at least 25 percent atomic of silicon, at least 50 percent atomic of oxygen, and less than 1 percent atomic of hydrogen on a partially fabricated integrated circuit structure to introduce microvoids into said dielectric layer;
- wherein the volumetric fraction of said microvoids in said dielectric layer is greater than one percent and the density of said microvoids is increased by decreasing the temperature of deposition of said dielectric layer.
- 2. The method of claim 1, wherein said step of depositing is performed at a temperature less than 300 degrees C.
- 3. The method of claim 1, wherein said step of depositing is performed using an O2:SiH4 ratio of 2:1 or greater.
- 4. The method of claim 1, wherein said microvoids are less than 100 nm in diameter.
- 5. The method of claim 1, wherein said deposition rate is less than 5 nm/sec.
Parent Case Info
This is a Non Provisional application filed under 35 USC 119(e) and claims priority of prior provisional, Ser. No. 60/039,655 of inventor Somnath S. Nag, filed Feb. 28, 1997.
US Referenced Citations (8)
Non-Patent Literature Citations (1)
Entry |
Wolf, S. "Silicon Processing For The VLSI Era" vol. 2 (1990). Lattice Press. Sunset, CA. pp. 237-238, 1990. |