This invention relates generally to methods for packaging (i.e., encapsulating) semiconductors and more particularly to methods for packaging semiconductors at a wafer level (i.e., wafer-level packaging).
As is known in the art, traditionally in the microelectronics industry, electrical devices are fabricated on wafers and then diced into individual chips. The bare chips would then get assembled with other components into a package for environmental and mechanical protection. In commercial applications, the chips were generally assembled into plastic packages. In military applications, where electronics are generally exposed to harsher environments, the parts are generally housed in a hermetic module. Such packages or modules would then be further assembled unto circuit boards and systems. However, as electronic systems advance, there is a need to increase functionality while decreasing the size and cost of components and sub-systems.
In accordance with the present disclosure, a package for a plurality of semiconductor devices is provided comprising: an electrical interconnect structure; and an active device structure, comprising the plurality of semiconductor devices on an active device substrate. The electrical interconnect structure is bonded to the active device structure and the electrical interconnect provides electrical interconnection among the semiconductor devices.
In one embodiment, a method is provided for packaging a plurality of semiconductor devices. The method includes: forming an electrical interconnect structure, comprising: a support substrate; a release layer on the support substrate; and a patterned electrical interconnect over the release layer. An active device structure is formed, comprising: forming the plurality of semiconductor devices on an active device substrate. The electrical interconnect structure is bonded to the active device structure.
In one embodiment, electrical interconnections are made between the active devices and the patterned electrical interconnect; and wherein the support substrate is removed from the bonded electrical interconnect structure and the active device structure.
In one embodiment, the support substrate is removed from the bonded electrical interconnect structure and the active device structure.
In one embodiment, a method is provided for packaging a plurality of semiconductor devices. The method includes: forming an electrical interconnect structure, comprising: a support substrate; a release layer on the support substrate; and a patterned electrical interconnect over the release layer; forming an active device structure, comprising: forming the plurality of semiconductor devices on an active device substrate; bonding the electrical interconnect structure to the active device structure;
In one embodiment, the method includes making electrical interconnections between the active devices and the patterned electrical interconnect structure; and; removing the support substrate from the bonded electrical interconnect structure and the active device structure.
In one embodiment, the removing comprises chemically removing the release layer.
In one embodiment, the removing comprises dissolving the release layer.
In one embodiment, the electrical interconnect structure is a laminated structure comprising a plurality of patterned electrical interconnects, each one of the of patterned electrical interconnects being separated by a dielectric layer.
In one embodiment, a method is provided for packaging a plurality of semiconductor devices. The method includes: forming an electrical interconnect structure, such interconnect structure comprising: a support substrate; a release layer on the support substrate; and a patterned electrical interconnect over the release layer; forming an active device structure, comprising: forming the plurality of semiconductor devices in the surface portion of the surface of the semiconductor wafer; bonding the electrical interconnect structure to the active device structure including making electrical interconnections between the active devices and the patterned electrical interconnect; and removing the support substrate from the bonded electrical interconnect structure and the active device structure comprising chemically removing the release layer.
In one embodiment, the electrical interconnect structure is a laminated structure comprising a plurality of patterned electrical interconnects, each one of the of patterned electrical interconnects being separated by a dielectric layer.
The details of one or more embodiments of the disclosure are set forth in the accompanying drawings and the description below. Other features, objects, and advantages of the disclosure will be apparent from the description and drawings, and from the claims.
Like reference symbols in the various drawings indicate like elements.
Referring now to
Next, the photoresist layer 20 is removed using any conventional process (
Next, the second photoresist layer 34 is selectively removed and the underlying portions of the second seed layer 32 are etched away (it being noted that the portions of the seed layer 32 under layer 38 remain) followed by removal of the dielectric layer 30 (
Referring to
Having formed the interconnect sub-assembly structure 10 and the active device sub-assembly or structure 50, the two structures 10, 50 are aligned with the alignment marks (
A number of embodiments of the disclosure have been described. Nevertheless, it will be understood that various modifications may be made without departing from the spirit and scope of the disclosure. Accordingly, other embodiments are within the scope of the following claims.
| Number | Name | Date | Kind |
|---|---|---|---|
| 6426564 | Ball | Jul 2002 | B1 |
| 6730541 | Heinen et al. | May 2004 | B2 |
| 6939738 | Nakatani et al. | Sep 2005 | B2 |
| 7078821 | Matsunami | Jul 2006 | B2 |
| 7226812 | Lu et al. | Jun 2007 | B2 |
| 7553699 | Lee | Jun 2009 | B2 |
| 7833897 | Knickerbocker et al. | Nov 2010 | B2 |
| 7947978 | Lin et al. | May 2011 | B2 |
| 8035219 | Davis | Oct 2011 | B2 |
| 8043893 | Furman et al. | Oct 2011 | B2 |
| 8062961 | Motohashi | Nov 2011 | B1 |
| 8283208 | Koyanagi | Oct 2012 | B2 |
| 20010010945 | Miyazaki | Aug 2001 | A1 |
| 20040245608 | Huang et al. | Dec 2004 | A1 |
| 20050019982 | Wakabayashi et al. | Jan 2005 | A1 |
| 20060220173 | Gan et al. | Oct 2006 | A1 |
| 20070108579 | Bolken et al. | May 2007 | A1 |
| 20070181979 | Beer et al. | Aug 2007 | A1 |
| 20080064142 | Gan et al. | Mar 2008 | A1 |
| 20090186425 | Mizukoshi et al. | Jul 2009 | A1 |
| 20100013088 | Davis | Jan 2010 | A1 |
| 20100230474 | Buchwalter et al. | Sep 2010 | A1 |
| 20100261311 | Tsuji | Oct 2010 | A1 |
| 20120009735 | Davis | Jan 2012 | A1 |
| 20120018857 | McConnelee et al. | Jan 2012 | A1 |
| 20120119388 | Cho et al. | May 2012 | A1 |
| Number | Date | Country |
|---|---|---|
| 0 810 659 | Dec 1997 | EP |
| 0 810 659 | Dec 1997 | EP |
| 2 780 200 | Dec 1999 | FR |
| 09-186162 | Jul 1997 | JP |
| Entry |
|---|
| Notification of Transmittal of the International Search Report dated Oct. 5, 2009, PCT/US2009/048079. |
| The International Search Report dated Oct. 5, 2009, PCT/US2009/048079. |
| Written Opinion of the International Searching Authority dated Oct. 5, 2009, PCT/US2009/048079. |
| Number | Date | Country | |
|---|---|---|---|
| 20120139100 A1 | Jun 2012 | US |