Claims
- 1. A method of manufacturing a lateral trench MISFET, comprising the steps of:
- providing a semiconductor layer of a first conductivity type;
- forming a trench in a surface layer of the semiconductor layer by etching utilizing a mask;
- forming a drain region of the first conductivity type in a bottom of said trench by ion implantation and subsequent diffusion;
- burying a conductive material in said trench;
- flattening surfaces of said semiconductor layer and said conductive material, thereby exposing a surface of a portion of said semiconductor layer separate from the trench;
- forming a gate insulation film on the surface of the portion of the semiconductor layer separate from the trench;
- forming a gate electrode on said gate insulation film;
- forming a base region of the second conductivity type and a source region of the first conductivity type in said semiconductor layer, by utilizing said gate electrode as a mask for self-alignment;
- forming an inter-layer insulation film on said gate electrode;
- opening contact holes in said inter-layer insulation film; and
- disposing drain and source electrodes in said contact holes.
- 2. The method of claim 1, further comprising the step of forming a side wall region of the second conductivity type in a side face of said trench by oblique ion implantation at an oblique angle to said side face, and by subsequent diffusion.
Priority Claims (2)
Number |
Date |
Country |
Kind |
6-258617 |
Oct 1994 |
JPX |
|
7-071741 |
Aug 1995 |
JPX |
|
Parent Case Info
This is a Division of application Ser. No. 08/547,910, filed Oct. 25, 1995 U.S. Pat. No. 5,701,026.
US Referenced Citations (4)
Non-Patent Literature Citations (1)
Entry |
Sakai et al., Technical Report, Japanese Institute of Electrical Engineers, 1992. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
547910 |
Oct 1995 |
|