The present invention relates to a MOS structure and manufacturing method thereof, and more particularly to a LDMOS structure and manufacturing method thereof.
In general, for a lateral diffused metal-oxide-semiconductor (hereinafter “LDMOS”) device, it is very important to improve device performance and low power consumption. Therefore, the LDMOS device's turn on resistance (hereinafter “Ron”) and break down voltage (hereinafter “BVdss”) are key factors contributing to device performance and power consumption.
A conventional LDMOS device uses a drift region to release the surface electric field, so it should enlarge the device size and that will suffer the device's Ron. Hence, it is desirable to find new approaches for solving the problem.
In accordance with an aspect, the present invention provides a LDMOS structure including a semiconductor substrate, a drain region, a lightly doped drain (LDD) region, a source region and a gate structure. The substrate has a trench. The drain region is disposed in the semiconductor substrate under the trench. A LDD region is disposed in the semiconductor substrate at a sidewall of the trench. The source region is disposed in the semiconductor substrate. The gate structure is disposed on a surface of the semiconductor substrate above the LDD region between the drain region and the source region.
In an embodiment, a spacer is disposed on sidewalls of the trench and the gate structure.
In an embodiment, the spacer is completed by a three-layer structure composed of a silicon oxide layer, a silicon nitride layer, and a silicon oxide layer.
In an embodiment, a drift region is formed in the semiconductor substrate under the gate structure.
In an embodiment, the drift region is formed in a deep N-well under the gate structure between the LDD region and a low voltage P-well.
In an embodiment, a P-body region is formed in the low voltage P-well.
In an embodiment, the drain region is formed in a low voltage N-well disposed in the deep N-well under the gate structure.
In accordance with another aspect, the present invention provides a method for manufacturing a LDMOS structure. Firstly, a semiconductor substrate is provided. Then, a gate structure on a surface of the semiconductor substrate is formed. Next, a trench in the semiconductor substrate at one side of the gate structure is formed. Then, a first doping process is performed to form a LDD region in the semiconductor substrate at a sidewall of the trench. Finally, a second doping process is performed to form a drain region and a source region in the semiconductor substrate at two sides of the gate structure. Besides, the drain region is formed in the semiconductor substrate under the trench.
In an embodiment, forming a spacer on the sidewalls of the trench and the gate structure before the second doping process is performed.
In an embodiment, forming the spacer comprises forming a silicon oxide layer, a silicon nitride layer, and a silicon oxide layer sequentially.
In an embodiment, forming a drift region in the semiconductor substrate under the gate structure.
In an embodiment, the drift region is formed in a deep N-well under the gate structure between the LDD region and a low voltage P-well.
In an embodiment, forming a P-body region in the low voltage P-well.
In an embodiment, an annealing process is performed after the trench is formed and before the first doping process is performed.
The above objects and advantages of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:
The present invention will now be described more specifically with reference to the following embodiments. It is to be noted that the following descriptions of preferred embodiments of this invention are presented herein for purpose of illustration and description only. It is not intended to be exhaustive or to be limited to the precise form disclosed.
With reference to
Referring to
Please see
With reference to
Furthermore, a doping concentration of the N-type drain region 109 is greater than that of the LDD region 107. The doping concentration of the LDD region 107 is greater than that of the deep N-well 102.
With reference to
In summary, the present invention is to change the conventional geometric structure of the drain region of the LDMOS structure to create a recessed drain structure. Thus, without increasing the horizontal dimension, the desired channel length may be acquired in the drift region along the vertical direction of the LDMOS structure. Consequently, the pitch size of the LDMOS structure may be shrunk and lower Ron and higher BVdss may be maintained.
While the invention has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention needs not be limited to the disclosed embodiment. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.