Number | Date | Country | Kind |
---|---|---|---|
2001-401999 | Dec 2001 | JP |
Number | Name | Date | Kind |
---|---|---|---|
5081062 | Vasudev et al. | Jan 1992 | A |
5212397 | See et al. | May 1993 | A |
5740099 | Tanigawa | Apr 1998 | A |
5904535 | Lee | May 1999 | A |
6288427 | Huang | Sep 2002 | B2 |
Number | Date | Country |
---|---|---|
8-17694 | Jan 1996 | JP |
11-17001 | Jan 1999 | JP |
2000-243944 | Sep 2000 | JP |
Entry |
---|
Robert Hannon, et al. “0.25 Mm Merged Bulk DRAM and SOI Logic Using Patterned SOI,” 2000 Symposium on VLSI Technology Digest of Technical Papers pp. 66-67, 2000. |
H. L. Ho, et al. “A 0.13 μm High-Performance SOI Logic Technology with Embedded DRAM for System-On-A-Chip Application” IEDM Tech. Digest p. 503, 2001. |