Claims
- 1. A semiconductor integrated circuit device comprising:a plurality of first regions formed over a semiconductor substrate; a first insulative film deposited on said semiconductor substrate; a first hole pattern formed over said first insulative film and electrically connected to each of said plurality of first regions; a wiring provided on said first insulative film to pass through an adjacent gap between the first hole patterns and intersect relative to said plurality of first regions; a second insulative film for covering said wiring; and a second hole pattern provided in said second insulative film to be connected to said first hole pattern and not to be connected to said wiring, wherein said first region is an active region in which a memory cell selection field effect transistor of a DRAM is formed, and said wiring is a data line, and said first and second hole patterns are constituent members for electrically connecting an information storage capacitance element and said memory cell selection field effect transistor, wherein said data line passes through a center of said active region in such a state that the data line is aslant disposed with respect to said active region, and said data line is electrically connected to a semiconductor region formed in a center of said active region, said semiconductor region being for a source/drain of said memory cell selection field effect transistor, and wherein said second hole pattern is disposed such that even if a position thereof is deviated, a connection between said first and second hole patterns is kept and an insulative state between said second hole pattern and said wiring is kept, and a pair of second patterns disposed to put said wiring therebetween are disposed to be displaced separately from said wiring put between the pair of second hole patterns.
- 2. A semiconductor integrated circuit device comprising:a plurality of first regions formed over a semiconductor substrate; a first insulative film deposited on said semiconductor substrate; a first hole pattern formed over said first insulative film and electrically connected to each of said plurality of first regions; a wiring provided on said first insulative film to pass through an adjacent gap between the first hole patterns and intersect relative to said plurality of first regions; a second insulative film for covering said wiring; and a second hole pattern provided in said second insulative film to be connected to said first hole pattern and not to be connected to said wiring, wherein said first region is an active region in which a memory cell selection field effect transistor of a DRAM is formed, and said wiring is a data line, and said first and second hole patterns are constituent members for electrically connecting an information storage capacitance element and said memory cell selection field effect transistor, wherein said data line passes through a center of said active region in such a state that the data line is aslant disposed with respect to said active region, and said data line is electrically connected to a semiconductor region farmed in a center of said active region, said semiconductor region being for a source/drain of said memory cell selection field effect transistor, and wherein a pair of second hole patterns disposed to put said wiring therebetween are disposed such that a center of at least one of said pair of second hole patterns is deviated from a center of said first hole pattern, and are disposed separately from said wiring put between the pair of second hole patterns.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-215092 |
Jul 2000 |
JP |
|
Parent Case Info
This is a divisional of parent application Ser. No. 09/904,591, filed Jul. 16, 2001 now U.S. Pat. No. 6,403,413, the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
6027969 |
Huang et al. |
Feb 2000 |
A |
6028360 |
Nakamura et al. |
Feb 2000 |
A |
6184081 |
Jeng et al. |
Feb 2001 |
B1 |
6243311 |
Keeth |
Jun 2001 |
B1 |
Foreign Referenced Citations (2)
Number |
Date |
Country |
5-19446 |
Jan 1993 |
JP |
10-284700 |
Oct 1998 |
JP |