Memory cells and methods of forming memory cells

Information

  • Patent Grant
  • 9118004
  • Patent Number
    9,118,004
  • Date Filed
    Wednesday, April 9, 2014
    10 years ago
  • Date Issued
    Tuesday, August 25, 2015
    9 years ago
Abstract
Some embodiments include methods of forming memory cells. Programmable material may be formed directly adjacent another material. A dopant implant may be utilized to improve adherence of the programmable material to the other material by inducing bonding of the programmable material to the other material, and/or by scattering the programmable material and the other material across an interface between them. The memory cells may include first electrode material, first ovonic material, second electrode material, second ovonic material and third electrode material. The various electrode materials and ovonic materials may join to one another at boundary bands having ovonic materials embedded in electrode materials and vice versa; and having damage-producing implant species embedded therein. Some embodiments include ovonic material joining dielectric material along a boundary band, with the boundary band having ovonic material embedded in dielectric material and vice versa.
Description
RELATED PATENT DATA

This patent resulted from a divisional of U.S. patent application Ser. No. 13/918,637, which was filed Jun. 14, 2013, and which is hereby incorporated herein by reference; which resulted from a divisional of U.S. patent application Ser. No. 13/070,169, which was filed Mar. 23, 2011, which issued as U.S. Pat. No. 8,486,743, and which is hereby incorporated herein by reference.


TECHNICAL FIELD

Memory cells and methods of forming memory cells.


BACKGROUND

Memory is one type of integrated circuitry, and is used in computer systems for storing data. Integrated memory is usually fabricated in one or more arrays of individual memory cells. The memory cells might be volatile, semi-volatile, or nonvolatile. Nonvolatile memory cells can store data for extended periods of time, and in some instances can store data in the absence of power. Non-volatile memory is conventionally specified to be memory having a retention time of at least about 10 years. Volatile memory dissipates, and is therefore refreshed/rewritten to maintain data storage. Volatile memory may have a retention time of milliseconds, or less.


The memory cells are configured to retain or store memory in at least two different selectable states. In a binary system, the states are considered as either a “0” or a “1”. In other systems, at least some individual memory cells may be configured to store more than two levels or states of information.


Integrated circuit fabrication continues to strive to produce smaller and denser integrated circuits. There is a continuing effort to reduce the number of components in individual devices because such can reduce the size of finished constructions, and can simplify processing. The smallest and simplest memory cell will likely be comprised of two electrodes having a programmable material, and possibly a selection device (such as a diode or ovonic threshold switch), received between them.


Suitable programmable materials have two or more selectable memory states to enable storing of information by an individual memory cell. The reading of the cell comprises determination of which of the states the programmable material is in, and the writing of information to the cell comprises placing the programmable material in a predetermined state. Some programmable materials retain a memory state in the absence of refresh, and thus may be incorporated into nonvolatile memory cells.


Phase change materials, such as ovonic memory materials (for instance, various chalcogenides), are being considered for utilization as programmable materials in memory cells. The phase change materials transform from one phase to another through application of appropriate electrical stimulus, with each phase corresponding to a different memory state. The ovonic memory materials may be utilized in combination with selection devices, such as diodes or ovonic threshold switches.


An example prior art memory array 1 comprising chalcogenic phase change memory elements is shown in FIG. 1. The memory array 1 comprises a plurality of memory cells 2, each including a memory element 3 of the phase change type and a selection device 4. The memory cells 2 are interposed at cross-points between rows 6 (also called wordlines or access lines) and columns 5 (also called bitlines or sense lines). In each memory cell 2, the memory element 3 has a first terminal connected to a wordline 6 and a second terminal connected to a selection element 4. The selection element 4 has a second terminal connected a bitline 5.


A problem that may be encountered in the utilization of ovonic materials as memory elements and/or as selection devices is that it can be difficult to adhere ovonic material to various other materials. Accordingly, delamination of ovonic material from adjacent materials may occur. Such delamination can be detrimental to memory cell performance, and in some cases may lead to failure of memory cells. It would be desirable to develop improved memory cells having better adherence of ovonic materials to adjacent materials.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 schematically illustrates an example prior art memory array.



FIGS. 2-5 illustrate various stages of an example embodiment method for forming a memory cell.



FIG. 6 illustrates an expanded region of the memory cell of FIG. 5.



FIGS. 7-10 illustrate various stages of another example embodiment method for forming a memory cell.





DETAILED DESCRIPTION OF THE ILLUSTRATED EMBODIMENTS

In some embodiments, the invention includes methods for improving adhesion of ovonic materials to structures that are directly adjacent the ovonic materials. In some embodiments, the adjacent structures may comprise electrically conductive materials and/or dielectric materials. The methods may comprise implantation of one or more species across an interface of an ovonic material and an adjacent material to create mixing of adjacent material and ovonic material across such interface and/or to damage a crystalline lattice within one or both of the adjacent material and the ovonic material and/or to induce bonding of the ovonic material and the adjacent material across the interface. In some embodiments, the invention includes structures in which a boundary region between an ovonic material and a material directly adjacent the ovonic material comprises ovonic material embedded in the adjacent material, and vice versa. The structures may also comprise damage-producing implant species embedded in one or more of both of the ovonic material and the material directly adjacent the ovonic material.


Some embodiments may pertain to fabrication of phase change material (PCM) memory cells (for instance, an example embodiment of FIGS. 2-6), and some embodiments may pertain to fabrication of phase change material and switch (PCMS) memory cells (for instance, an example embodiment of FIGS. 7-10).


Referring to FIG. 2, a construction 10 is shown to comprise a programmable material 14 sandwiched between a first electrode 12 and a second electrode 16. The first and second electrodes may be referred to as a bottom electrode and a top electrode, respectively, relative to the illustrated construction of FIG. 2. The programmable material joins with the bottom electrode 12 along a first interface 19, and joins with the top electrode 16 along a second interface 21.


The bottom electrode comprises an electrically conductive first electrode material 13, and the top electrode comprises an electrically conductive second electrode material 17. The first and second electrode materials may comprise any suitable compositions or combinations of compositions, may be the same composition as one another in some embodiments, and may differ in composition from one another in other embodiments. In some embodiments, the first and second electrode materials may comprise one or more of titanium, aluminum, carbon and tungsten. For instance, the first and second electrode materials may comprise, consist essentially of, or consist of one or more of TiSiN, TiAlN, TiN, WN, Ti, C and W; where the formulas indicate the components within the listed compounds, rather than designating specific stoichiometries of such components.


In some embodiments, the bottom electrode 12 may correspond to a “heater” utilized to thermally induce a phase change within the programmable material, and may consist essentially of or consist of, TiSiN (where the formula indicates the components within the listed compound, rather than designating a specific stoichiometry of such components).


In some embodiments, the top electrode may consist essentially of, or consist of, TiN (where the formula indicates the components within the listed compound, rather than designating a specific stoichiometry of such components).


The programmable material 14 may comprise any suitable composition or combination of compositions. The programmable material may be an ovonic memory material, and specifically may be a chalcogenide. In some embodiments, the programmable material may comprise one or more of germanium, antimony, tellurium and indium. The programmable material may, for example, comprise, consist essentially of, or consist of GeSbTe or InGeTe; where the formulas indicate the components within the listed compounds, rather than designating specific stoichiometries of such components.


The bottom electrode 12 is shown extending through electrically insulative material (i.e., dielectric material) 18. Such electrically insulative material may comprise any suitable composition or combination of compositions, and in some embodiments may comprise, consist essentially of, or consist of one or both of silicon dioxide and silicon nitride. In the shown embodiment, the programmable material joins with the dielectric material along an interface 15.


The illustrated construction may be supported by a semiconductor substrate (not shown), such as, for example, a monocrystalline silicon wafer. The terms “semiconductive substrate,” “semiconductor construction” and “semiconductor substrate” mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductive substrates described above.


A mask comprising patterned masking material 20 is formed over the top electrode 16. Masking material 20 may comprise any suitable composition or combination of compositions. For instance, the masking material may correspond to a photolithographically-patterned photoresist mask and/or to a mask formed utilizing pitch-multiplication methodologies.


Referring to FIG. 3, a pattern is transferred from the mask of masking material 20 (FIG. 2) through the programmable material 14 and the electrode material 17, and then the masking material is removed. Such patterns a memory cell structure 22 which comprises the patterned materials 14 and 17, together with the first electrode 12. Although the bottom electrode 12 is shown to be narrower than the top electrode 16 in the memory cell structure embodiment of FIG. 3, other suitable constructions may be utilized in other embodiments.


Referring to FIG. 4, dopant 30 is ion implanted into the various materials of memory cell structure 22. The dopant may be preferably targeted toward one or more of the interfaces 15, 19 and 21. The dopant may comprise any suitable dopant species, or combination of dopant species, and may be implanted to any suitable dose. In some embodiments, the dopant may comprise, consist essentially of, or consist of one or more of arsenic, boron, germanium, argon, nitrogen, antimony, indium and xenon, and may be implanted to a total dose of from about 1×1014 atoms/cm2 to about 1×1016 atoms/cm2, (such as, for example, to a dose of about 1×1015 atoms/cm2). In some embodiments, the dopant may comprise an ionized molecule (for instance BF2+). In some embodiments, the dopant may comprise metal.


The dopant may improve adhesion of the programmable material to one or both of electrode materials 13 and 17, and/or may improve adhesion of the programmable material to the dielectric material 18, as described in more detail with reference to FIGS. 5 and 6. In some embodiments, the implant energy may be adjusted to obtain high dopant concentrations at desired interfaces. For instance, for atoms with atomic mass units (AMU) from 10 to 150, energy may be in the range from about 1 keV to about 1 MeV, depending on the thickness of the electrodes and ovonic materials.



FIG. 5 shows memory cell structure 22 after the implant of dopant 30 (FIG. 4), and shows that the interfaces 19 and 21 are transformed into boundary regions 23 and 25, respectively; with such boundary regions being relatively diffuse bands as compared to the original interfaces 19 and 21. The initial locations of the interfaces 19 and 21 are shown with dashed lines in FIG. 5. The shown embodiment also has the boundary region 23 extending across the interface 15. The boundary region 25 may have the electrically conductive material 17 intermixed with ovonic material 14, and/or may have enhanced bonding between the materials 14 and 17. The portion of the boundary region 23 across the interface 19 may have the electrically conductive material 13 intermixed with ovonic material 14 and/or may have enhanced bonding between the materials 13 and 14; and the portion of the boundary region 23 across the interface 15 may have the dielectric material 18 intermixed with the ovonic material 14 and/or may have enhanced bonding between the materials 14 and 18.



FIG. 6 shows an expanded view of the boundary region 23. The dopant 30 (FIG. 4) may impart damage to the electrode material 13 and the programmable material 14 such that intermixing of the electrode material 13 and the programmable material 14 occurs adjacent the initial interface 19, and may also induce intermixing of the dielectric material 18 and the programmable material 14 adjacent the initial interface 15. The intermixing may be due to a “knock-on” effect and can be simulated by computer codes. The intermixing may be detected by any suitable analytical technique, such as, for example, secondary ion mass spectroscopy.


Alternatively to, or in addition to, causing the intermixing, the implanted dopant may destroy some chemical bonds along the interfaces and within the bulk materials. Bonding may be subsequently reconstructed along the interfaces (in some embodiments the reconstruction may be enhanced by subsequent thermal annealing), and the reconstructed bonding may include enhanced bonding between the various materials (i.e., across the interfaces) which may also improve adhesion of the materials to one another. In other words, the combination of the bond-breaking implant and the subsequent thermal annealing may increase an amount of bonding between the programmable material and another material directly adjacent such programmable material, relative to an amount of the bonding that existed between the programmable material and the adjacent material prior to the implant and thermal anneal. The thermal anneal may utilize any suitable processing, such as, for example, a temperature of at least about 350° C. for a duration of at least about 10 minutes. In some embodiments, the thermal anneal may be conducted at a temperature of less than or equal to about 400° C.


The damage induced by dopant 30 (FIG. 4) may include generation of dangling bonds and/or the alteration of crystallinity within one or more of the programmable material 14, the dielectric material 18, and the electrode material 13. For instance, one or both of the programmable material and the electrode material may have a crystallinity along the initial interface 19 and may have an initial concentration of dangling bonds (which may be about 0 in some embodiments). The crystallinity may be reduced by the impacting dopant and/or the concentration of dangling bonds may be increased. As another example, one or both of the programmable material and the dielectric material may have a crystallinity along the initial interface 15, and may have an initial concentration of dangling bonds. The crystallinity may be reduced by the impacting dopant and/or the concentration of dangling bonds may be increased.


Reduced crystallinity within the various materials may be detected by any suitable technology, including, for example, measurement of x-ray diffraction. If the change in crystallinity occurs in the electrode material or the dielectric material, such change may remain in the memory cell after multiple read/write cycles. In contrast, if the change in crystallinity occurs in the programmable material, such change may essentially disappear after a couple of read/write cycles since such read/write cycles may comprise alteration of the phase of programmable material between crystalline and amorphous phases.


Increased concentrations of dangling bonds along the various interfaces may improve adhesion of materials along the interfaces if the dangling bonds subsequently recombine to form bonds extending across the interfaces. Such recombination may be induced by thermal annealing (such as thermal treatment at a temperature of about 350° C.) in some embodiments.


Atoms of the damage-producing implant species of dopant 30 (FIG. 4) may remain within the boundary region 23, electrode material 13, dielectric material 18, and programmable material 14; and such atoms are diagrammatically illustrated in FIG. 6 as particles 31.


The intermixing of programmable material 14 and electrode material 13 within boundary region 23, and/or reconstruction of bonds across an interface of the programmable material and the electrode material, and/or the recovery of implant-induced dangling bonds, may improve adhesion of the programmable material to the electrode material (for instance, it may improve atomic bonding between the two materials), and may thereby alleviate or prevent the delamination problems discussed above in the “Background” section of this disclosure. Similarly, adhesion of the programmable material 14 to the dielectric material 18 may be analogously improved, and adhesion of the programmable material 14 to the electrode material 17 may be improved.


The embodiment of FIGS. 2-6 utilizes a dopant implant occurring at a processing stage subsequent to formation of both the programmable material 14 and the top electrode material 17. Accordingly, such embodiment simultaneously implants dopant into both of the interfaces 19 and 21 (FIG. 4). In some embodiments, it may be desired to only implant dopant into the bottom interface 19. The damaging implant may be performed prior to formation of the top electrode material 17 in such embodiments. In some embodiments, implant conditions (species, dose and energy) may be chosen to direct most of the damaging effects to one interface more than all the others. Also, although the implant is shown occurring after patterning materials 14 and 17 into a memory cell structure, in other embodiments the damaging implant may be conducted prior to the patterning of the materials. It may be particularly advantageous to conduct the damaging implant, and thereby improve adhesion of the ovonic material to adjacent materials, prior to patterning in embodiments in which layer lift-off may otherwise be problematic during the patterning.


The memory cell structure 22 of FIG. 5 may be one of a large number of identical memory cell structures that are simultaneously fabricated. Such memory cell structures may be incorporated into a memory array by electrically connecting them to access lines and sense lines. For instance, the memory cell structure 22 may be incorporated into a memory array by electrically interconnecting the bottom electrode 12 with an access line (i.e., wordline) 34, and electrically interconnecting the top electrode 16 with a sense line (i.e., bitline) 36. A select device (not shown) such as a diode or ovonic threshold switch (OTS) may be provided between either the bottom electrode and the access line, or between the top electrode and the bitline.



FIGS. 7-10 illustrate an example embodiment method in which an OTS is fabricated as part of a memory cell structure.


Referring to FIG. 7, a construction 10a comprises the first electrode 12, programmable material 14, and second electrode 16. The construction also comprises OTS material 50 over the second electrode 17, and a third electrode 52 over the OTS material. In some embodiments, the construction 10a may be considered to comprise two ovonic materials 14 and 50, with one of the ovonic materials being an ovonic memory material, and the other being OTS material. Although the shown embodiment implies that the memory material is formed before the OTS material, in other embodiments the construction could be reversed so that the OTS material is formed before the memory material.


The first interface 19 is between the programmable material 14 and the first electrode 12, and the second interface 21 is between the programmable material and the second electrode 16. A third interface 49 is between the OTS material 50 and the second electrode 16, and a fourth interface 51 is between the OTS material and the third electrode 52. Additionally, the interface 15 is between the programmable material and the dielectric material 18.


The structure 16 is utilized differently in the configuration of FIG. 7 than in the configuration of FIG. 2. Specifically, the structure 16 is an uppermost electrode in the embodiment of FIG. 2, and is a conductive link between OTS material 50 and programmable material 14 in the embodiment of FIG. 7. The structure 16 may be appropriately referred to as an “electrode” in both the configuration of FIG. 2 and the configuration of FIG. 7. Alternatively, the structure 16 may be referred to as a barrier in the configuration of FIG. 7.


Structure 16 may comprise any suitable composition or combination of compositions in the construction of FIG. 7; and in some embodiments may comprise, consist essentially of or consist of TiA1N (where the formula indicates the components within the listed compound, rather than designating a specific stoichiometry of such components) and/or carbon.


The OTS material 50 may comprise any suitable composition or combination of compositions; and in some embodiments may comprise, consist essentially of, or consist of one or more of germanium, arsenic, selenium, tellurium and silicon. The OTS material may, for example, comprise, consist essentially of, or consist of AsSe, AsSeGe, AsSeGeTe or AsGeTeSi; where the formulas indicate the components within the listed compounds, rather than designating specific stoichiometries of such components.


The electrode 52 comprises an electrode material 53. Such electrode material may comprise any suitable composition or combination of compositions; and may, for example, comprise one or more of titanium, aluminum, carbon and tungsten.


The patterned masking material 20 is shown formed over electrode 52.


Referring to FIG. 8, a pattern is transferred from the mask of masking material 20 (FIG. 7) through the programmable material 14, electrode material 17, OTS material 50 and electrode material 53, and then the masking material is removed. Such patterns a memory cell structure 22a. The memory cell structure 22a includes the patterned materials 14, 17, 50 and 53, and also includes the first electrode 12.


Referring to FIG. 9, dopant 30 is implanted into the various materials of memory cell structure 22a. The damaging implant may be preferably targeted toward one or more of the interfaces 15, 19, 21, 49 and 51. The dopant may comprise any suitable dopant species, or combination of dopants species, and may be implanted to any suitable dose and energy. In some embodiments, the dopant may comprise any of the species discussed above with reference to FIG. 4, and may be implanted to a total dose of from about 1×1014 atoms/cm2 to about 1×1016 atoms/cm2, (such as, for example, to a dose of about 1×1015 atoms/cm2), and may be implanted at an energy of from about 1 keV to about 1 MeV (such as, for example, 100 keV in the case of arsenic).


The dopant improves adhesion of the ovonic materials across one or more of the interfaces 15, 19, 21, 49 and 51 analogous to the improved adhesion described above with reference to FIG. 6.



FIG. 10 shows memory cell structure 22a after the implant of dopant 30 (FIG. 9), and shows that the interfaces 15, 19, 21, 49 and 51 are transformed into boundary regions 23, 25, 60 and 62; with such boundary regions being relatively diffuse bands as compared to the original interfaces 15, 19, 21, 49 and 51. The initial locations of the interfaces 15, 19, 21, 49 and 51 are shown with dashed lines in FIG. 10.


The dopant 30 (FIG. 9) imparts damage to the various electrode materials (13, 17 and 53), the dielectric material 18, and the ovonic materials (14 and 50) such that the electrode materials and ovonic materials may intermix with one another within the boundary regions 23, 25, 60 and 62 (analogous to the intermixing discussed above with reference to FIGS. 5 and 6); and the dielectric material and ovonic material may also intermix along the boundary region 23. Alternatively, or additionally, there may be recovery (i.e., reconstruction) of implant-induced broken bonds to enhance bonding across one or more of the interfaces 15, 19, 21, 49 and 51 analogous to the bond reconstruction discussed above with reference to FIG. 6; formation of dangling bonds followed by an appropriate anneal; and/or alteration of crystalline structure within one or more of the materials exposed to the damage-inducing implant. The effects caused by the damaging implant may improve adhesion of the ovonic materials to the adjacent materials (analogous to improved adhesion discussed above with reference to FIG. 6), and may thereby alleviate or prevent the delamination problems discussed above in the “Background” section of this disclosure.


Atoms of the damage-producing implant species of dopant 30 may remain within the various boundary regions, as discussed above with reference to the boundary region 23 of FIG. 6. Also, atoms from upper components of structure 10a may be displaced into underlying components. For instance, atoms from electrode material 53 may displaced into the bulk OTS material 50. The concentration of such displaced atoms inside the OTS due to implant knock-on may be simulated by a computer code and measured by any suitable material analysis technique, such as Secondary Ion Mass Spectroscopy (SIMS). Analogously, displaced atoms may cross other interfaces of structure 10a, and may be simulated and detected.


The embodiment of FIGS. 7-10 utilizes a dopant implant occurring at a processing stage subsequent to formation of the memory ovonic material, OTS material, and the electrodes 16 and 52. Accordingly, such embodiment simultaneously implants dopant into all of the interfaces 15, 19, 21, 49 and 51 (FIG. 9). In some embodiments, it may be desired to implant dopant selectively into one or more of the interfaces. In such embodiments, one or more dopant implants may be performed at one or more intermediate stages during formation of the stack of materials 14, 17, 50 and 53 of FIG. 7, rather than after formation of the entire stack. In some embodiments, one or more of the dopant implants may be conducted prior to patterning one or more of the materials into a memory cell configuration.


The memory cell structure 22a of FIG. 10 may be one of a large number of identical memory cell structures that are simultaneously fabricated. Such memory cell structures may be incorporated into a memory array by electrically connecting them to access lines and sense lines. For instance, the memory cell structure 22a may be incorporated into a memory array by electrically interconnecting the bottom electrode 12 with an access line (i.e., wordline) 34, and electrically interconnecting the uppermost electrode 52 with a sense line (i.e., bitline) 36.


The memory cells and arrays discussed above may be incorporated into electronic systems. Such electronic systems may be used in, for example, memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules. The electronic systems may be any of a broad range of systems, such as, for example, clocks, televisions, cell phones, personal computers, automobiles, industrial control systems, aircraft, etc.


The particular orientation of the various embodiments in the drawings is for illustrative purposes only, and the embodiments may be rotated relative to the shown orientations in some applications. The description provided herein, and the claims that follow, pertain to any structures that have the described relationships between various features, regardless of whether the structures are in the particular orientation of the drawings, or are rotated relative to such orientation.


The cross-sectional views of the accompanying illustrations only show features within the planes of the cross-sections, and do not show materials behind the planes of the cross-sections in order to simplify the drawings.


When a structure is referred to above as being “on” or “against” another structure, it can be directly on the other structure or intervening structures may also be present. In contrast, when a structure is referred to as being “directly on” or “directly against” another structure, there are no intervening structures present. When a structure is referred to as being “connected” or “coupled” to another structure, it can be directly connected or coupled to the other structure, or intervening structures may be present. In contrast, when a structure is referred to as being “directly connected” or “directly coupled” to another structure, there are no intervening structures present.


In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.

Claims
  • 1. A method of forming a memory cell, comprising: forming a first ovonic material over a first electrode material, the first ovonic material joining the first electrode material at a first interface;forming a second electrode material over the first ovonic material, the first ovonic material joining the second electrode material at a second interface;forming a second ovonic material over the second electrode material, the second ovonic material joining the second electrode material at a third interface;forming a third electrode material over the second ovonic material, the second ovonic material joining the third electrode material at a fourth interface; one of the first and second ovonic materials being an ovonic memory material, and the other of the first and second ovonic materials being an ovonic threshold switch material; andimplanting dopant into the first and second ovonic materials, and into the first, second and third electrodes to form damage regions extending across the first, second, third and fourth interfaces and to improve adhesion of the ovonic materials and electrode materials across said interfaces.
  • 2. The method of claim 1 wherein the first electrode extends through an electrically insulative material, wherein another interface is between the first ovonic material and the electrically insulative material; and further comprising forming a damage region across said other interface with the implanted dopant to improve adhesion of the first ovonic material to the electrically insulative material.
  • 3. The method of claim 1 wherein the ovonic memory material comprises one or more of germanium, antimony, tellurium and indium.
  • 4. The method of claim 1 wherein the ovonic threshold switch material comprises one or more of germanium, arsenic, selenium, tellurium and silicon.
  • 5. The method of claim 1 wherein the first ovonic material is the ovonic memory material and the second ovonic material is the ovonic threshold switch material.
  • 6. The method of claim 1 wherein the first ovonic material is the ovonic threshold switch material and the second ovonic material is the ovonic memory material.
  • 7. The method of claim 1 wherein the dopant comprises BF2+.
US Referenced Citations (139)
Number Name Date Kind
4752118 Johnson Jun 1988 A
4849247 Scanlon et al. Jul 1989 A
4987099 Flanner Jan 1991 A
5055423 Smith et al. Oct 1991 A
5166758 Ovshinsky et al. Nov 1992 A
5895963 Yamazaki Apr 1999 A
5912839 Ovshinsky et al. Jun 1999 A
6143670 Cheng et al. Nov 2000 A
6611453 Ning Aug 2003 B2
6613604 Maimon et al. Sep 2003 B2
6661330 Young Dec 2003 B1
6664182 Jeng Dec 2003 B2
6692898 Ning Feb 2004 B2
6700211 Gonzalez et al. Mar 2004 B2
6764894 Lowrey Jul 2004 B2
6815704 Chen Nov 2004 B1
7148140 Leavy et al. Dec 2006 B2
7169624 Hsu Jan 2007 B2
7332401 Moore et al. Feb 2008 B2
7422926 Pellizzer et al. Sep 2008 B2
7453111 Ryoo et al. Nov 2008 B2
7619933 Sarin Nov 2009 B2
7638787 An et al. Dec 2009 B2
7646631 Lung Jan 2010 B2
7719039 Muralidhar et al. May 2010 B2
7772680 Manning Aug 2010 B2
7773413 Shalvi Aug 2010 B2
7785978 Smythe Aug 2010 B2
7800092 Liu et al. Sep 2010 B2
7803655 Johnson et al. Sep 2010 B2
7838341 Dennison Nov 2010 B2
7867832 Yang et al. Jan 2011 B2
7888711 Cheung et al. Feb 2011 B2
7915602 Sato Mar 2011 B2
7919766 Lung Apr 2011 B2
7936553 Scheuerlein et al. May 2011 B2
7974115 Jeong et al. Jul 2011 B2
8013319 Chang Sep 2011 B2
8110822 Chen Feb 2012 B2
8486743 Bresolin et al. Jul 2013 B2
8546231 Pellizzer et al. Oct 2013 B2
8614433 Lee et al. Dec 2013 B2
8723155 Redaelli et al. May 2014 B2
8765555 Van Gerpen Jul 2014 B2
8822969 Hwang Sep 2014 B2
20020017701 Klersy et al. Feb 2002 A1
20020173101 Shau Nov 2002 A1
20020177292 Dennison Nov 2002 A1
20040178425 Kato Sep 2004 A1
20050006681 Okuno Jan 2005 A1
20050110983 Jeong et al. May 2005 A1
20060073652 Pellizzer et al. Apr 2006 A1
20060076548 Park et al. Apr 2006 A1
20060113520 Yamamoto et al. Jun 2006 A1
20060157682 Scheurlein Jul 2006 A1
20060186440 Wang et al. Aug 2006 A1
20060284279 Lung et al. Dec 2006 A1
20060286709 Lung et al. Dec 2006 A1
20070012905 Huang Jan 2007 A1
20070029676 Takaura et al. Feb 2007 A1
20070054486 Yang Mar 2007 A1
20070075347 Lai et al. Apr 2007 A1
20070075359 Yoon et al. Apr 2007 A1
20070108431 Chen et al. May 2007 A1
20070158698 Dennison et al. Jul 2007 A1
20070224726 Chen et al. Sep 2007 A1
20070235708 Elmgreen et al. Oct 2007 A1
20070279974 Dennison et al. Dec 2007 A1
20080043520 Chen Feb 2008 A1
20080054470 Amano et al. Mar 2008 A1
20080067485 Besana et al. Mar 2008 A1
20080067486 Karpov et al. Mar 2008 A1
20080093703 Yang et al. Apr 2008 A1
20080105862 Lung et al. May 2008 A1
20080128677 Park et al. Jun 2008 A1
20080137400 Chen et al. Jun 2008 A1
20080138929 Lung Jun 2008 A1
20080157053 Lai et al. Jul 2008 A1
20080197394 Caspary et al. Aug 2008 A1
20090008621 Lin et al. Jan 2009 A1
20090017577 An et al. Jan 2009 A1
20090032794 Hsiao Feb 2009 A1
20090039333 Chang et al. Feb 2009 A1
20090072213 Elmgreen et al. Mar 2009 A1
20090072341 Liu et al. Mar 2009 A1
20090091971 Dennison et al. Apr 2009 A1
20090101883 Lai et al. Apr 2009 A1
20090108247 Takaura et al. Apr 2009 A1
20090115020 Yang et al. May 2009 A1
20090127538 Ryoo et al. May 2009 A1
20090147564 Lung Jun 2009 A1
20090194757 Lam et al. Aug 2009 A1
20090194758 Chen Aug 2009 A1
20090230505 Dennison Sep 2009 A1
20090298222 Lowrey et al. Dec 2009 A1
20090302300 Chang et al. Dec 2009 A1
20090321706 Happ et al. Dec 2009 A1
20100001248 Wouters et al. Jan 2010 A1
20100001253 Arnold et al. Jan 2010 A1
20100019221 Lung et al. Jan 2010 A1
20100054029 Happ et al. Mar 2010 A1
20100055830 Chen et al. Mar 2010 A1
20100065530 Walker et al. Mar 2010 A1
20100072447 Lung Mar 2010 A1
20100072453 Jeong et al. Mar 2010 A1
20100107403 Aubel et al. May 2010 A1
20100151652 Lung et al. Jun 2010 A1
20100163830 Chang et al. Jul 2010 A1
20100163833 Borghi et al. Jul 2010 A1
20100165719 Pellizzer Jul 2010 A1
20100176368 Ko et al. Jul 2010 A1
20100176911 Park et al. Jul 2010 A1
20100207168 Sills et al. Aug 2010 A1
20100213431 Yeh et al. Aug 2010 A1
20100221874 Kuo et al. Sep 2010 A1
20100270529 Lung Oct 2010 A1
20100301303 Wang et al. Dec 2010 A1
20100301304 Chen et al. Dec 2010 A1
20100301417 Cheng et al. Dec 2010 A1
20100308296 Pirovano et al. Dec 2010 A1
20100323490 Sreenivasan et al. Dec 2010 A1
20100327251 Park Dec 2010 A1
20110001114 Zanderighi et al. Jan 2011 A1
20110031461 Kang et al. Feb 2011 A1
20110074538 Wu et al. Mar 2011 A1
20110092041 Lai et al. Apr 2011 A1
20110155984 Redaelli et al. Jun 2011 A1
20110193049 Iwakaji et al. Aug 2011 A1
20110215436 Tang et al. Sep 2011 A1
20110284815 Kim et al. Nov 2011 A1
20110300685 Horii et al. Dec 2011 A1
20110312178 Watanabe et al. Dec 2011 A1
20120241705 Bresolin et al. Sep 2012 A1
20130099888 Redaelli et al. Apr 2013 A1
20130126816 Tang et al. May 2013 A1
20130277796 Yang et al. Oct 2013 A1
20130285002 Van Gerpen et al. Oct 2013 A1
20140117302 Goswami May 2014 A1
20140217350 Liu et al. Aug 2014 A1
Foreign Referenced Citations (6)
Number Date Country
WO 2010073904 Jul 2010 WO
PCTUS2012063962 Mar 2013 WO
PCTUS2012063962 Mar 2013 WO
WO 2013039496 Mar 2013 WO
PCTUS2012063962 May 2014 WO
PCTUS2014011250 May 2014 WO
Non-Patent Literature Citations (13)
Entry
U.S. Appl. No. 14/242,588, filed Apr. 1, 2014, Lindenberg.
U.S. Appl. No. 14/293,577, filed Jun. 2, 2014, Pellizzer et al.
U.S. Appl. No. 14/295,770, filed Jun. 4, 2014, Pellizzer.
Bez; Chalcogenide PCM: a Memory Technology for Next Decade; IEEE, 2009, pp. 5.1.1 .5.1.4.
Czubatyj et al., “Current Reduction in Ovonic Memory Devices”, downloaded from www.epcos.org/library/papers/pdC2006/pdf.../Czubatyj.pdf; prior to Nov. 17, 2011.
Fazio, “Future Directions of Non-Volatile Memory in Compute Applications”, IEEE, 2009, pp. 27.7.1-7 27,7.4.
Happ et al., “Novel One-Mask Self-Heating Pillar Phase Change Memory”, IEEE, 2006 Symposium on 5 VLSI Technology Digest of Technical Papers; 2 pp.
Lee et al.; Programming Disturbance and Cell Scaling in Phase Change Memory: For up to 16nm based 4F2 Cell; IEEE, 2010 Symposium on VLSI Technology Digest ofTechnical Papers, pp. 199-200.
Raoux et al., Effect of Ion Implantation on Crystallization Properties of Phase Change Materials, presented at E\PCOS201 0 Conference, Sept. 6-7, 2010, Politecnico di Milano, Milan, Italy.
Russo et al.; Modeling of Programming and Read Performance in Phase-Change Memories—Part II; Program Disturb and Mixed-Scaling Approach,. IEEE Transactions on Electron Devices, vol. 55(2), Feb. 2008, pp. 5.15-5.22.
Servalli; A 45nm Generation Phase Change Memory Technology; IEEE 2009; pp. IEDM09-113-116.
Villa et al.; A 45nm 1Gb 1.8V Phase-Change Memory; 2010 IEEE International Solid-State Circuits Conference; Feb. 9, 2010; pp. 270-271.
Raoux et al., “Effect of Ion Implantation on Crystallization Properties of Phase Change Materials”, presented at E\PCOS2010 Conference, Sep. 6-7, 2010, Politecnico di Milano, Milan, Italy.
Related Publications (1)
Number Date Country
20140217351 A1 Aug 2014 US
Divisions (2)
Number Date Country
Parent 13918637 Jun 2013 US
Child 14248858 US
Parent 13070169 Mar 2011 US
Child 13918637 US