The disclosure relates to integrated circuits. Specifically, the invention relates to electronic memory systems and methods with increased surface area for memory chip placement through adding a vertical access to a modular interposer assembly.
There is a continual need in the area of electronics and electronic computing systems toward smaller systems and/or systems with greater computing performance for a given space. As systems become smaller and more dense, the area available for integrated circuit mounting and placement also decreases. One approach is to stack circuits and circuit boards vertically, where in the past, electronics have predominately been mounted horizontally on the top and bottom surface of a board. As circuits and boards are stacked vertically in new designs for increased density, the number of electrical connections remains roughly the same or even increases. A number of prior art methods have been used to address the issue of electrical connections in integrated circuits, but these methods have shortcomings including high cost, complexity, physical constraints and other technical issues.
There are various types of integrated circuit devices providing different functionality. One type of integrated circuit device is dynamic random access memory (DRAM), which is common in many electronics systems. A typical DRAM module includes a rectangular board with DRAM chips on both sides of the board and interconnects on a long edge of the board. In this type of module, the memory capacity is constrained by the surface area of the board and the memory density of the DRAM chips.
Due to technological and design considerations, increasing the number of modules, increasing the height or width of the modules, or increasing the memory density of the DRAM chips may not be possible or cost effective. Therefore it would be desirable to provide alternative systems and methods of increasing memory density.
a is an edge view of an assembly including an interposer board with attached transposer board and memory ICs for use with a vertically integrated memory module.
b is a side view of an assembly including an interposer board with attached transposer board and memory ICs for use with a vertically integrated memory module.
a is an edge view of a vertically integrated memory module.
b is a side view of a vertically integrated memory module.
a is an edge view of an assembly including an interposer board with attached transposer board and memory ICs for use with a vertically integrated memory module.
b is a side view of an assembly including an interposer board with attached transposer board and memory ICs for use with a vertically integrated memory module.
a is an top side view of a vertically integrated memory module.
b is a side view of a vertically integrated memory module.
Reference will now be made in detail to implementations of one or more embodiments of the memory module. The implementations set forth in the following descriptions do not represent all implementations consistent with the innovations herein. Instead, they are merely some examples consistent with some aspects of the innovations. The figures and examples below are not meant as an absolute limit the scope of the memory module. Moreover, where certain elements of the memory module can be partially or fully implemented using known components, only those portions of such known components that are necessary for an understanding of the memory module will be described, and detailed descriptions of other portions of such known components will be omitted so as not to obscure the invention. While the implementations will be primarily described in relation to systems and system components, it should be appreciated that each of the portions or blocks illustrated in the Figures may be implemented in a number of ways.
a and 1b illustrate a memory assembly 100. Assembly 100 includes one or more memory devices 120 (such as memory devices 120a-120d as shown in
Interposer 130 may be a printed circuit board, and has electrical interface points for connecting to memory devices 120 and transposer 110. Transposer 110 may have a height h and one or more memory devices 120 have a height md. In one embodiment, height h is sufficient to prevent memory devices 120a and 120b from impacting or touching any surface above the memory devices. The surface above the memory devices may be a flat planar surface attached to interface points 114. This will typically mean that transposer 110 is thicker or has a height greater than thickness md of memory devices 120.
Interposer 130 contains conductive traces. The traces communicatively and electrically couple memory devices 120 to transposer 110. In one embodiment shown in
Memory assembly 100 functions to provide extra surface area for placement of memory devices 120 while also providing electrical connections to the memory devices 120 through transposer 110. Memory devices 120 each contain electrical contacts which are attached to electrical contacts on interposer 130. Interposer 130 contains electrical connections from memory devices 120 to transposer 110, and transposer 110 contains electrical connections from the surface of interposer 130, such as contacts 112, to contacts on an outgoing surface such as contacts 114. Memory assembly 100 thereby nearly doubles the amount of surface area available for placement of memory devices 120.
In one potential embodiment, two memory devices 120 and a transposer 110 on a single side of an interposer 130 will cover most or all of the usable space on one side of transposer 130. In other words, the size of interposer 130 will be as small as feasible while still accommodating two memory devices 120 and transposer 110 on a single side. In one embodiment, interposer 130 may be designed such that the memory devices 120 cover more than 90% of one surface of interposer 130. In alternative embodiments, interposer 130 may be expanded to provide additional memory devices 120 on each side of the interposer 130. In other alternative embodiments the interposer 130 may be larger to provide other arrangements of memory devices 120 which surround or create other patterns relative to transposer 110. Further alternative embodiments may additionally provide for different placement of memory devices 120 which are on the opposite surface of interposer 130 from transposer 110.
Memory devices 120 may be Dynamic Random Access Memory devices (DRAM), but may also be flash memory chips, other types of solid state storage devices, or any other memory device. The memory devices may typically have an array of electrical interfaces with the interposer 130 such as a ball grid array (BGA) with the interfaces spread over an area of interface.
a and 3b show memory module 300 which includes interposers 330, transposers 310, memory devices 320, and memory board 340. Memory board 340 may be a dual in-line memory module (DIMM) board with contacts 342 which may be electrically conductive pins. A subset of contacts 342 will be communicatively coupled to memory devices 320 via electrical paths through memory board 340, transposers 310 and interposer 330. For example, a single contact of contacts 342 may be electrically connected to transposer 310a via an electrical trace to interface point 312. Interface point 312 may be connected by a via or trace to interface point 314, interface point 314 may be connected through an electrical trace on interposer 330a to an electrical connection between memory device 320a and interposer 330a. Similar connections may be available from other of contacts 242 to memory devices 320a-h, or potentially from the same contact of contacts 242 through a switch contained within memory module 300.
In one potential embodiment, memory board 340 may be designed to conform to the physical interface specifications of a memory standard, such as the memory standards of JEDEC Solid State Technology Association. For example, the number of contacts 342 and dimensions of memory board 340 may be set to conform to a standard such as JESD 205 design specification for 240 pin DDR2 memory DIMMs.
In an additionally potential embodiment, memory module 300 may include physical buffers 360 which may prevent vibration, bending of transposer 330, or unintended contact between memory devices 320 and memory board 340.
Also, memory board 340 may contain an area filled with copper that is proximate to or touching memory modules 320. Typically this copper filled area would be adjacent to the lower inside memory devices 320, which are the devices nearest to contacts 342, such as memory devices 320c and 320e in
a shows a side view of memory module 300. The embodiment of the invention shown in
As mentioned above, alternative embodiments may have differing numbers of memory assemblies on each side of memory module 300. Additionally, alternative embodiments of memory assemblies 320 may allow for more than four memory devices per memory assembly 320.
a and 4b show a memory assembly 400, which may also be referred to as a personality card. Memory assembly 400 includes transposer 430, interposer 410 and memory devices 420. Memory assembly 400 is similar to memory assembly 100 shown in
Transposer 430 may include resistors 462 for AC termination of signal lines and capacitors 464 for decoupling of power lines. Transposer 430 may also include risers 470 which may provide power and ground connections for memory assembly 400. Risers 470 may also provide structural support to memory assembly 400 that may not be needed for a smaller assembly such as assembly 100 of
a and 5b show memory module 500. Memory module 500 includes four memory assemblies or personality cards similar to those described in
Memory module 500 includes transposers 510 which separate interposers 530 from memory board 540. Transposers 510 additionally contain paths for conveying signals as shown by transposer 110 of
Memory board 540 includes electrical contacts 542 which allow memory module 500 to interface with a larger computing system, and may be designed to conform to various memory standards.
Memory module 500 may include register 572 which may provide and enable an interface to memory devices 520. Module 500 may include a single register 572 or multiple registers in different configurations, such as a register on each surface of memory board 540.
It should be noted that, as used herein, the terms “over” and “on” both inclusively include “directly on” (no intermediate materials, elements or space disposed therebetween) and “indirectly on” (intermediate materials, elements or space disposed therebetween). Likewise, the term “adjacent” includes “directly adjacent” (no intermediate materials, elements or space disposed therebetween) and “indirectly adjacent” (intermediate materials, elements or space disposed therebetween).
It is to be understood that the systems above are not limited to the embodiment(s) described above and illustrated herein, but encompasses any and all variations falling within the scope of the appended claims. For example, references to the memory module herein are not intended to limit the scope of any claim or claim term, but instead merely make reference to one or more features that may be covered by one or more of the claims. Materials, processes and numerical examples described above are exemplary only, and should not be deemed to limit the claims.
Number | Name | Date | Kind |
---|---|---|---|
6233150 | Lin et al. | May 2001 | B1 |
6343020 | Lin et al. | Jan 2002 | B1 |
6580611 | Vandentop et al. | Jun 2003 | B1 |
6888719 | Janzen et al. | May 2005 | B1 |
7023700 | Chiou et al. | Apr 2006 | B2 |
20050141199 | Chiou et al. | Jun 2005 | A1 |
20060049502 | Goodwin et al. | Mar 2006 | A1 |
20060061975 | Chang | Mar 2006 | A1 |
20060067054 | Wang et al. | Mar 2006 | A1 |
Number | Date | Country | |
---|---|---|---|
20090279243 A1 | Nov 2009 | US |