Claims
- 1. An electrical interconnection between a bump of a bumped relatively fine pitch circuit layer trace and a portion of an outer conductive layer, comprising:
an insulating layer disposed over a bumped relatively fine pitch circuit layer trace, the trace having at least one bump having a center at an x-y location, the insulating layer having a cavity formed therein at the location of the bump so that a top portion of the bump protrudes in a z-dimension through the insulating layer, the bump having an approximate width orthogonal to the z-dimension; an outer conductive layer overlaying the insulating layer with at least a portion of the outer conductive layer to be connected disposed generally over the x-y location of the bump; an opening formed in the portion of the outer conductive layer to be connected, the opening having a width substantially greater than the width of the bump defined therein, the opening being disposed generally above the x-y location of the bump; and sufficient conductive paste or solder disposed within the opening to electrically interconnect the bump to the portion of the outer conductive layer.
- 2. The electrical interconnection defined in claim 1, wherein the relatively fine pitch circuit layer is a two metal layer (2ML) flex circuit.
- 3. The electrical interconnection defined in claim 1, wherein the relatively fine pitch circuit layer is printed circuit board.
- 4. The electrical interconnection defined in claim 1, further comprising a solder mask over the conductive paste or solder.
- 5. The electrical interconnection defined in claim 1, wherein the spacing between the bumps is less than about 300 microns.
- 6. The electrical interconnection defined in claim 1, wherein the opening formed in the conductive layer to be connected is at least about two times the width of the bump.
- 7. The electrical interconnection defined in claim 1, wherein the width of the bump is between about 10 and 100 microns.
- 8. The electrical interconnection defined in claim 1, wherein the width of the bump is between about 25 and 50 microns.
- 9. A method of electrically interconnecting a bump of a bumped relatively fine pitch circuit layer trace to a portion of an outer conductive layer separated from the fine pitch circuit layer trace by an insulating layer, comprising the steps of:
positioning a portion of the outer conductive layer to be connected generally over a bumped relatively fine pitch circuit layer, the bumped relatively fine pitch circuit layer having at least one bump having a center at an x-y location relative to the outer conductive layer, the bump having an approximate width orthogonal to the z-dimension, removing conductive material from the portion of the outer conductive layer generally over the bump to make an opening in the conductive layer trace, the opening having a width substantially greater than the width of the bump, the opening being disposed generally above the x-y location of the bump; removing sufficient insulating material from the insulating layer within the opening and over the bump to expose at least a top portion of the bump; and filling at least a portion of the opening with sufficient conductive paste or solder to electrically interconnect the bump to the portion of the outer conductive layer.
- 10. The method defined in claim 9, wherein the relatively fine pitch circuit layer is a two metal layer (2ML) flex circuit.
- 11. The method defined in claim 9, wherein the relatively fine pitch circuit layer is printed circuit board.
- 12. The method defined in claim 9, further comprising placing a solder mask over the conductive paste or solder.
- 13. The method defined in claim 9, wherein the spacing between the bumps is less than about 300 microns.
- 14. The method defined in claim 9, wherein the opening formed in the conductive layer to be connected is at least about two times the width of the bump.
- 15. The method defined in claim 9, wherein the width of the bump is between about 10 and 100 microns.
- 16. The method defined in claim 10, wherein the width of the bump is between about 25 and 50 microns.
- 17. A method of electrically interconnecting a bump of a bumped relatively fine pitch circuit layer to a portion of an outer conductive layer, comprising the steps of:
placing an insulating layer over a bumped relatively fine pitch circuit layer having at least one bump having a center at an x-y location and protruding in a z-dimension, the bump having an approximate width orthogonal to the z-dimension; overlaying onto the insulating layer an outer conductive layer with at least a portion of the outer conductive layer to be connected disposed generally over the x-y location of the bump; applying photoresist to the outer conductive layer; imaging the photoresist to create an unimaged region of the outer conductive layer having a width substantially greater than the width of the bump, the unimaged region being disposed generally above the x-y location of the bump; removing unimaged photoresist from the unimaged region of the outer conductive layer; removing material from the outer conductive layer at the unimaged region to make an opening in a portion of the conductive layer trace to expose the insulating layer below the opening; removing a portion of the insulating layer immediately below opening to define a cavity in the insulating layer exposing a top portion of the bump within the cavity; and filling at least a portion of the opening and the cavity where the bump is located with a conductive paste or solder to electrically interconnect the bump to the portion of the outer conductive layer.
- 18. The method defined in claim 17, wherein the relatively fine pitch circuit layer is a two metal layer (2ML) flex circuit.
- 19. The method defined in claim 17, wherein the relatively fine pitch circuit layer is printed circuit board.
- 20. The method defined in claim 17, further comprising placing a solder mask over the conductive paste or solder.
- 21. The method defined in claim 17, wherein the spacing between the bumps is less than about 300 microns.
- 22. The method defined in claim 17, wherein the opening formed in the conductive layer to be connected is at least about two times the width of the bump.
- 23. The method defined in claim 17, wherein the width of the bump is between about 10 and 100 microns.
- 24. The method defined in claim 17, wherein the width of the bump is between about 25 and 50 microns.
CROSS-REFERENCED APPLICATIONS
[0001] This application relates to co-pending U.S. patent applications entitled “Flex-Based IC Package Construction Employing a Balanced Lamination” (Docket No. AUS920020579US1) and “Ball Grid Array Package Construction With Raised Solder Ball Pads (Docket No. AUS920020580US1), filed concurrently herewith, the contents of which are hereby incorporated by reference.