Claims
- 1. A method for fabricating a semiconductor device comprising:
- providing an N-type semiconductor substrate having a gate electrode overlying a gate dielectric layer;
- forming a material layer having a fluorinated-boron component overlying the gate electrode and the gate dielectric layer;
- diffusing boron atoms from the material layer through the dielectric layer and into the substrate in the presence of hydrogen to form lightly doped regions having a first junction depth in the substrate adjacent to the gate electrode, the lightly doped regions being characterized by a high concentration of boron atoms at the substrate surface and a uniform shallow doping profile in the substrate;
- etching the material layer to form sidewall spacers adjacent the gate electrode; and
- forming a heavily doped region in the substrate having a second junction depth using the sidewall spacers as a dopant mask wherein the second junction depth is farther removed from the substrate surface than the first junction depth.
- 2. The method of claim 1 wherein the step of forming a material layer comprises depositing a layer of polysilicon onto the gate electrode and implanting BF.sub.2 ions into the polysilicon layer.
- 3. The method of claim 1 wherein the step of diffusing comprises thermally annealing at a temperature of 800.degree. to 1000.degree. C. for 5 to 60 minutes.
- 4. The method of claim 1 wherein the step of providing a gate dielectric layer comprises thermally oxidizing the semiconductor substrate to form an oxide layer having a thickness of 5 to 15 nanometers.
- 5. A method for fabricating a semiconductor device comprising:
- providing a semiconductor substrate having a gate dielectric layer thereon;
- depositing a first polysilicon layer overlying the gate dielectric layer;
- photolithographically patterning and etching the polysilicon layer to form a gate electrode;
- oxidizing the gate electrode to form an oxide layer thereon;
- depositing a second polysilicon layer overlying the gate electrode;
- implanting BF.sub.2 ions into the second polysilicon layer;
- depositing an insulating layer overlying the second polysilicon layer;
- diffusing boron atoms from the second polysilicon layer through the gate dielectric layer and into the substrate to form lightly doped P-type source and drain regions having a first junction depth, the lightly doped regions being characterized by a high concentration of boron atoms at the substrate surface and a uniform shallow doping profile in the substrate;
- etching the second polysilicon layer to form sidewall spacers on the gate electrode; and
- implanting dopant atoms into the substrate to form heavily doped source and drain regions adjacent to the lightly doped source and drain regions having a second junction depth wherein the second junction depth is farther removed from the substrate surface than the first junction depth.
- 6. The method of claim 5 wherein the step of implanting BF.sub.2 ions comprises implanting a dose of 1.times.10.sup.16 ions per square centimeter.
- 7. The method of claim 5 wherein the step of diffusing boron atoms comprises thermally annealing at a temperature of 800.degree. to 1000.degree. C. for 5 to 60 minutes.
- 8. The method of claim 5 wherein the step of providing a gate dielectric layer comprises thermally oxidizing the semiconductor substrate to form an oxide layer having a thickness of 5 to 15 nanometers.
Parent Case Info
This is a division of application Ser. No. 07/695,119, filed May 3, 1991, now U.S. Pat. No. 5,279,976.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4502202 |
Malhi |
Mar 1985 |
|
5141895 |
Pfiester et al. |
Aug 1992 |
|
5153146 |
Toyoshima et al. |
Oct 1992 |
|
Foreign Referenced Citations (6)
Number |
Date |
Country |
61-208829 |
Sep 1986 |
JPX |
1-232768 |
Sep 1989 |
JPX |
2-094445 |
Apr 1990 |
JPX |
2-201931 |
Aug 1990 |
JPX |
3-070139 |
Mar 1991 |
JPX |
3-145137 |
Jun 1991 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Wolf, S. and R. Tauber, "Silicon Processing for the VLSI Era", Lattice Press, Sunset Beach, CA, vol. 1 p. 264, 1986. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
695119 |
May 1991 |
|